Статті в журналах з теми "MULTIPLIER CIRCUIT"
Оформте джерело за APA, MLA, Chicago, Harvard та іншими стилями
Ознайомтеся з топ-50 статей у журналах для дослідження на тему "MULTIPLIER CIRCUIT".
Біля кожної праці в переліку літератури доступна кнопка «Додати до бібліографії». Скористайтеся нею – і ми автоматично оформимо бібліографічне посилання на обрану працю в потрібному вам стилі цитування: APA, MLA, «Гарвард», «Чикаго», «Ванкувер» тощо.
Також ви можете завантажити повний текст наукової публікації у форматі «.pdf» та прочитати онлайн анотацію до роботи, якщо відповідні параметри наявні в метаданих.
Переглядайте статті в журналах для різних дисциплін та оформлюйте правильно вашу бібліографію.
Ganjikunta, Ganesh Kumar, Sibghatullah I. Khan, and M. Mahaboob Basha. "A High-Performance Signed-Unsigned Multiplier Using Vedic Mathematics." Journal of Low Power Electronics 15, no. 3 (September 1, 2019): 302–8. http://dx.doi.org/10.1166/jolpe.2019.1616.
Повний текст джерелаLeela, S. Naga, Boppa Manisha, Palle Bharath, and Erram Praneeth. "Design of Wallace tree multiplier circuit using high performance and low power full adder." E3S Web of Conferences 391 (2023): 01025. http://dx.doi.org/10.1051/e3sconf/202339101025.
Повний текст джерелаSenthil Kumar, K. K., R. Vignesh, V. R. Vivek, Jagdish Prasad Ahirwar, Khamdamova Makhzuna, and R. Ram kumar. "Approximate Multiplier based on Low power and reduced latency with Modified LSB design." E3S Web of Conferences 399 (2023): 01009. http://dx.doi.org/10.1051/e3sconf/202339901009.
Повний текст джерелаYang, Zhixi, Xianbin Li, and Jun Yang. "Power Efficient and High-Accuracy Approximate Multiplier with Error Correction." Journal of Circuits, Systems and Computers 29, no. 15 (June 30, 2020): 2050241. http://dx.doi.org/10.1142/s0218126620502412.
Повний текст джерелаHAGHPARAST, MAJID, MAJID MOHAMMADI, KEIVAN NAVI, and MOHAMMAD ESHGHI. "OPTIMIZED REVERSIBLE MULTIPLIER CIRCUIT." Journal of Circuits, Systems and Computers 18, no. 02 (April 2009): 311–23. http://dx.doi.org/10.1142/s0218126609005083.
Повний текст джерелаSubbaiah, Madaka Venkata, and Galiveeti Umamaheswara Reddy. "Delay-efficient 4:3 counter design using two-bit reordering circuit for high-speed Wallace tree multiplier." International Journal of Electrical and Computer Engineering (IJECE) 13, no. 2 (April 1, 2023): 1367. http://dx.doi.org/10.11591/ijece.v13i2.pp1367-1378.
Повний текст джерелаRashno, Meysam, Majid Haghparast, and Mohammad Mosleh. "A new design of a low-power reversible Vedic multiplier." International Journal of Quantum Information 18, no. 03 (April 2020): 2050002. http://dx.doi.org/10.1142/s0219749920500021.
Повний текст джерелаAaron D’costa, Mr, Dr Abdul Razak, and Dr Shazia Hasan. "Analysis and comparison of fast multiplier circuits based on different parameters." International Journal of Engineering & Technology 7, no. 3 (June 26, 2018): 1189. http://dx.doi.org/10.14419/ijet.v7i3.12945.
Повний текст джерелаAbdulbaqia, Alaa Ghazi, and Yasir Hashim. "Design and Implementation of General Hardware Binary Multiplier (2n x 2n) Bits." Journal of Physics: Conference Series 2312, no. 1 (August 1, 2022): 012084. http://dx.doi.org/10.1088/1742-6596/2312/1/012084.
Повний текст джерелаCHEN, YUAN-HO, CHIH-WEN LU, SHIAN-SHING SHYU, CHUNG-LIN LEE, and TING-CHIA OU. "A MULTI-STAGE FAULT-TOLERANT MULTIPLIER WITH TRIPLE MODULE REDUNDANCY (TMR) TECHNIQUE." Journal of Circuits, Systems and Computers 23, no. 05 (May 8, 2014): 1450074. http://dx.doi.org/10.1142/s0218126614500741.
Повний текст джерелаWeikle, R. M., T. W. Crowe, and E. L. Kollberg. "Multiplier and Harmonic Generator Technologies for Terahertz Applications." International Journal of High Speed Electronics and Systems 13, no. 02 (June 2003): 429–56. http://dx.doi.org/10.1142/s012915640300179x.
Повний текст джерелаLoganayaki, J., and M. Vasanthi. "Image Multiplier Based on Low Power Approximate Unsigned Multiplier." International Journal of Advance Research and Innovation 7, no. 2 (2019): 50–56. http://dx.doi.org/10.51976/ijari.721907.
Повний текст джерелаReis, Cecília, J. A. Tenreiro Machado, and J. Boaventura Cunha. "Evolutionary Design of Combinational Logic Circuits." Journal of Advanced Computational Intelligence and Intelligent Informatics 8, no. 5 (September 20, 2004): 507–13. http://dx.doi.org/10.20965/jaciii.2004.p0507.
Повний текст джерелаSuvarna, S., K. Rajesh, and T. Radhu. "A Modified Architecture for Radix-4 Booth Multiplier with Adaptive Hold Logic." International Journal of Students' Research in Technology & Management 4, no. 1 (March 10, 2016): 01–05. http://dx.doi.org/10.18510/ijsrtm.2016.411.
Повний текст джерелаMonfared, Asma Taheri, and Majid Haghparast. "Quantum Ternary Multiplication Gate (QTMG): Toward Quantum Ternary Multiplier and a New Realization for Ternary Toffoli Gate." Journal of Circuits, Systems and Computers 29, no. 05 (July 3, 2019): 2050071. http://dx.doi.org/10.1142/s0218126620500711.
Повний текст джерелаJagadeeswara Rao, E., K. Jayaram Kumar, and Dr T. V. Prasad. "Design of high speed Wallace tree multiplier using 8-2 and 4-2 adder compressors." International Journal of Engineering & Technology 7, no. 4 (September 17, 2018): 2386. http://dx.doi.org/10.14419/ijet.v7i4.12261.
Повний текст джерелаChen, Wei Ping, Tian Yang Wang, Hong Lei Xu, and Xiao Wei Liu. "A Four-Quadrant Analog Multiplier Based on CMOS Source Coupled Pair." Key Engineering Materials 483 (June 2011): 487–91. http://dx.doi.org/10.4028/www.scientific.net/kem.483.487.
Повний текст джерелаMaheswari, K., M. L. Ravi Chandra, D. Srinivasulu Reddy, and V. Vijaya Kishore. "Design of Three-valued Logic Based Adder and Multiplier Circuits using Pseudo N-type CNTFETs." International Journal of Electrical and Electronics Research 11, no. 2 (June 30, 2023): 518–22. http://dx.doi.org/10.37391/ijeer.110238.
Повний текст джерелаEissa, M. H., A. Malignaggi, M. Ko, K. Schmalz, J. Borngräber, A. C. Ulusoy, and D. Kissinger. "A 216–256 GHz fully differential frequency multiplier-by-8 chain with 0 dBm output power." International Journal of Microwave and Wireless Technologies 10, no. 5-6 (March 5, 2018): 562–69. http://dx.doi.org/10.1017/s1759078718000235.
Повний текст джерелаSAKUL, CHAIWAT, and KOBCHAI DEJHAN. "FLIPPED VOLTAGE FOLLOWER ANALOG NONLINEAR CIRCUITS." Journal of Circuits, Systems and Computers 21, no. 03 (May 2012): 1250024. http://dx.doi.org/10.1142/s0218126612500247.
Повний текст джерелаOsta, Mario, Ali Ibrahim, and Maurizio Valle. "Approximate Computing Circuits for Embedded Tactile Data Processing." Electronics 11, no. 2 (January 8, 2022): 190. http://dx.doi.org/10.3390/electronics11020190.
Повний текст джерелаBhusare, Saroja S., and V. S. Kanchana Bhaaskaran. "Low-Power High-Accuracy Fixed-Width Radix-8 Booth Multiplier Using Probabilistic Estimation Technique." Journal of Circuits, Systems and Computers 26, no. 05 (February 8, 2017): 1750079. http://dx.doi.org/10.1142/s0218126617500797.
Повний текст джерелаRayudu, Kurada Verra Bhoga Vasantha, Dhananjay Ramachandra Jahagirdar, and Patri Srihari Rao. "Design and testing of systolic array multiplier using fault injecting schemes." Computer Science and Information Technologies 3, no. 1 (March 1, 2022): 1–9. http://dx.doi.org/10.11591/csit.v3i1.p1-9.
Повний текст джерелаPerisic, D. M., A. C. Zoric, and Z. Gavric. "A Frequency Multiplier Based on Time Recursive Processing." Engineering, Technology & Applied Science Research 7, no. 6 (December 18, 2017): 2104–8. http://dx.doi.org/10.48084/etasr.1499.
Повний текст джерелаSadeghi, Mohsen, Mahya Zahedi, and Maaruf Ali. "The Cascade Carry Array Multiplier – A Novel Structure of Digital Unsigned Multipliers for Low-Power Consumption and Ultra-Fast Applications." Annals of Emerging Technologies in Computing 3, no. 3 (July 1, 2019): 19–27. http://dx.doi.org/10.33166/aetic.2019.03.003.
Повний текст джерелаDattatraya, Kore Sagar, Belgudri Ritesh Appasaheb, Ramdas Bhanudas Khaladkar, and V. S. Kanchana Bhaaskaran. "Low Power, High Speed and Area Efficient Binary Count Multiplier." Journal of Circuits, Systems and Computers 25, no. 04 (February 2, 2016): 1650027. http://dx.doi.org/10.1142/s0218126616500274.
Повний текст джерелаDurgam, Veena, and Dr K. Ragini. "Design of 32x32 Reversible Unsigned Multiplier Using Dadda Tree Algorithm." ECS Transactions 107, no. 1 (April 24, 2022): 16251–58. http://dx.doi.org/10.1149/10701.16251ecst.
Повний текст джерелаWang, Yong Xi, and Mei Hu. "Analog Circuit Parameters Measurement System Based on Multiplier." Advanced Materials Research 989-994 (July 2014): 3041–44. http://dx.doi.org/10.4028/www.scientific.net/amr.989-994.3041.
Повний текст джерелаBibilo, P. N. "Synthesis of Modular Multipliers." Programmnaya Ingeneria 14, no. 8 (August 14, 2023): 377–87. http://dx.doi.org/10.17587/prin.14.377-387.
Повний текст джерелаWasaki, H., Y. Horio, and S. Nakamura. "Current multiplier/divider circuit." Electronics Letters 27, no. 6 (1991): 504. http://dx.doi.org/10.1049/el:19910317.
Повний текст джерелаPERRI, STEFANIA, MARIA ANTONIA IACHINO, and PASQUALE CORSONELLO. "SIMD MULTIPLIERS FOR ACCELERATING EMBEDDED PROCESSORS IN FPGAs." Journal of Circuits, Systems and Computers 15, no. 04 (August 2006): 537–50. http://dx.doi.org/10.1142/s0218126606003210.
Повний текст джерелаMelnyk, Oleksandr, Maksym Kravets, and Valerii Kravets. "Comparative Computer Design of Four-bits Nanomultiplier." Electronics and Control Systems 3, no. 73 (November 24, 2022): 59–64. http://dx.doi.org/10.18372/1990-5548.73.17014.
Повний текст джерелаReaungepattanawiwat, Chalermpol, and Yutthana Kanthaphayao. "Voltage Multiplier Circuits with Coupled-Inductor Applied to a High Step-Up DC-DC Converter." Applied Mechanics and Materials 781 (August 2015): 418–21. http://dx.doi.org/10.4028/www.scientific.net/amm.781.418.
Повний текст джерелаAl-Khaleel, Osama, Zakaria Al-Qudah, Mohammad Al-Khaleel, Raed Bani-Hani, Christos Papachristou, and Francis Wolff. "Efficient Hardware Implementations of Binary-to-BCD Conversion Schemes for Decimal Multiplication." Journal of Circuits, Systems and Computers 24, no. 02 (November 27, 2014): 1550019. http://dx.doi.org/10.1142/s021812661550019x.
Повний текст джерелаKaufmann, Daniela, Armin Biere, and Manuel Kauers. "Incremental column-wise verification of arithmetic circuits using computer algebra." Formal Methods in System Design 56, no. 1-3 (February 26, 2019): 22–54. http://dx.doi.org/10.1007/s10703-018-00329-2.
Повний текст джерелаSaini, Jitendra Kumar, Avireni Srinivasulu, and Renu Kumawat. "High-Performance Low-Power 5:2 Compressor With 30 CNTFETs Using 32 nm Technology." International Journal of Sensors, Wireless Communications and Control 9, no. 4 (September 17, 2019): 462–67. http://dx.doi.org/10.2174/2210327909666190206144601.
Повний текст джерелаLakshmi, Mutyala Sri Anantha. "Design and Implementation of Radix 8 Booth Encoding Multiplier for Low Area and High-Speed Applications." International Journal for Research in Applied Science and Engineering Technology 9, no. 12 (December 31, 2021): 862–64. http://dx.doi.org/10.22214/ijraset.2021.39398.
Повний текст джерелаA V, Arun. "Column Bypassing Multiplier Implementation on FPGA." International Journal for Research in Applied Science and Engineering Technology 10, no. 6 (June 30, 2022): 3427–41. http://dx.doi.org/10.22214/ijraset.2022.44628.
Повний текст джерелаLin, Jin-Fa, Cheng-Yu Chan, and Shao-Wei Yu. "Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications." Electronics 8, no. 12 (November 30, 2019): 1429. http://dx.doi.org/10.3390/electronics8121429.
Повний текст джерелаDündar, G., F.-C. Hsu, and K. Rose. "Effects of Nonlinear Synapses on the Performance of Multilayer Neural Networks." Neural Computation 8, no. 5 (July 1996): 939–49. http://dx.doi.org/10.1162/neco.1996.8.5.939.
Повний текст джерелаGlushechenko, E. N. "Microstrip doubler microwave with non-traditional implementation." Технология и конструирование в электронной аппаратуре, no. 1-2 (2019): 20–26. http://dx.doi.org/10.15222/tkea2019.1-2.20.
Повний текст джерелаVozna, Natalia, Yaroslav Nykolaychuk, and Alina Davletova. "Multi-bit structure improvement methods for multiplier devices of matrix type." Physico-mathematical modelling and informational technologies, no. 32 (July 7, 2021): 80–85. http://dx.doi.org/10.15407/fmmit2021.32.080.
Повний текст джерелаUpadhyay, Shipra, R. K. Nagaria, and R. A. Mishra. "Low-Power Adiabatic Computing with Improved Quasistatic Energy Recovery Logic." VLSI Design 2013 (November 7, 2013): 1–9. http://dx.doi.org/10.1155/2013/726324.
Повний текст джерелаKeote, Minal, and P. T. Karule. "Design and Implementation of Low Power Multiplier Using Proposed Two Phase Clocked Adiabatic Static CMOS Logic Circuit." International Journal of Electrical and Computer Engineering (IJECE) 8, no. 6 (December 1, 2018): 4959. http://dx.doi.org/10.11591/ijece.v8i6.pp4959-4971.
Повний текст джерелаZhou, Duo. "The Design of Multiplier in Integrated Circuit Based on Low-Power Algorithm." Applied Mechanics and Materials 624 (August 2014): 385–88. http://dx.doi.org/10.4028/www.scientific.net/amm.624.385.
Повний текст джерелаLi, Yin, Yu Zhang, and Xiaoli Guo. "Efficient Nonrecursive Bit-Parallel Karatsuba Multiplier for a Special Class of Trinomials." VLSI Design 2018 (January 11, 2018): 1–7. http://dx.doi.org/10.1155/2018/9269157.
Повний текст джерелаYan, Aibin, Xuehua Li, Runqi Liu, Zhengfeng Huang, Patrick Girard, and Xiaoqing Wen. "Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata." Electronics 12, no. 14 (July 23, 2023): 3189. http://dx.doi.org/10.3390/electronics12143189.
Повний текст джерелаSafoev, Nuriddin, and Jun-Cheol Jeon. "Design and Evaluation of Cell Interaction Based Vedic Multiplier Using Quantum-Dot Cellular Automata." Electronics 9, no. 6 (June 23, 2020): 1036. http://dx.doi.org/10.3390/electronics9061036.
Повний текст джерелаSwathi, Panchadi, and Gudla Bhanu Gupta. "Implementation of 2-bit Multiplier Circuit Using Pass Transistor Logic." International Journal for Research in Applied Science and Engineering Technology 10, no. 7 (July 31, 2022): 5013–22. http://dx.doi.org/10.22214/ijraset.2022.46100.
Повний текст джерелаZhu, R., Y. Zhang, J. Luo, S. Chang, Hao Wang, Q. Huang, and Jin He. "Graphene Field Effect Transistor’s Circuit Modeling and Radio Frequency Application Study." Key Engineering Materials 645-646 (May 2015): 139–44. http://dx.doi.org/10.4028/www.scientific.net/kem.645-646.139.
Повний текст джерела