Artigos de revistas sobre o tema "Integrated circuits Very large scale integration"
Crie uma referência precisa em APA, MLA, Chicago, Harvard, e outros estilos
Veja os 50 melhores artigos de revistas para estudos sobre o assunto "Integrated circuits Very large scale integration".
Ao lado de cada fonte na lista de referências, há um botão "Adicionar à bibliografia". Clique e geraremos automaticamente a citação bibliográfica do trabalho escolhido no estilo de citação de que você precisa: APA, MLA, Harvard, Chicago, Vancouver, etc.
Você também pode baixar o texto completo da publicação científica em formato .pdf e ler o resumo do trabalho online se estiver presente nos metadados.
Veja os artigos de revistas das mais diversas áreas científicas e compile uma bibliografia correta.
Yang, Boyu. "Very Large-Scale Integration Circuit and Its Current Status Analysis". Highlights in Science, Engineering and Technology 71 (28 de novembro de 2023): 421–27. http://dx.doi.org/10.54097/hset.v71i.14627.
Texto completo da fonteM, Thillai Rani, Rajkumar R, Sai Pradeep K.P, Jaishree M e Rahul S.G. "Integrated extreme gradient boost with c4.5 classifier for high level synthesis in very large scale integration circuits". ITM Web of Conferences 56 (2023): 01005. http://dx.doi.org/10.1051/itmconf/20235601005.
Texto completo da fontePatel, Ambresh, e Ritesh Sadiwala. "Performance Analysis of Various Complementary Metaloxide Semiconductor Logics for High Speed Very Large Scale Integration Circuits". SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology 15, n.º 01 (30 de janeiro de 2023): 91–95. http://dx.doi.org/10.18090/10.18090/samriddhi.v15i01.13.
Texto completo da fonteIwai, Hiroshi, Kuniyuki Kakushima e Hei Wong. "CHALLENGES FOR FUTURE SEMICONDUCTOR MANUFACTURING". International Journal of High Speed Electronics and Systems 16, n.º 01 (março de 2006): 43–81. http://dx.doi.org/10.1142/s0129156406003539.
Texto completo da fonteMadhura, S. "A Review on Low Power VLSI Design Models in Various Circuits". Journal of Electronics and Informatics 4, n.º 2 (8 de julho de 2022): 74–81. http://dx.doi.org/10.36548/jei.2022.2.002.
Texto completo da fonteIm, James S., e Robert S. Sposili. "Crystalline Si Films for Integrated Active-Matrix Liquid-Crystal Displays". MRS Bulletin 21, n.º 3 (março de 1996): 39–48. http://dx.doi.org/10.1557/s0883769400036125.
Texto completo da fonteBeck, Anthony, Franziska Obst, Mathias Busek, Stefan Grünzner, Philipp Mehner, Georgi Paschew, Dietmar Appelhans, Brigitte Voit e Andreas Richter. "Hydrogel Patterns in Microfluidic Devices by Do-It-Yourself UV-Photolithography Suitable for Very Large-Scale Integration". Micromachines 11, n.º 5 (2 de maio de 2020): 479. http://dx.doi.org/10.3390/mi11050479.
Texto completo da fonteSiddesh, K. B., S. Roopa, Parveen B. A. Farzana e T. Tanuja. "Design of duty cycle correction circuit using ASIC implementation for high speed communication". i-manager’s Journal on Electronics Engineering 13, n.º 3 (2023): 33. http://dx.doi.org/10.26634/jele.13.3.19969.
Texto completo da fonteLi, Jian, Robert Blewer e J. W. Mayer. "Copper-Based Metallization for ULSI Applications". MRS Bulletin 18, n.º 6 (junho de 1993): 18–21. http://dx.doi.org/10.1557/s088376940004728x.
Texto completo da fonteDove, Lewis. "Multi-Layer Ceramic Packaging for High Frequency Mixed-Signal VLSI ASICS". Journal of Microelectronics and Electronic Packaging 6, n.º 1 (1 de janeiro de 2009): 38–41. http://dx.doi.org/10.4071/1551-4897-6.1.38.
Texto completo da fonteBoychenko, Dmitry, Oleg Kalashnikov, Alexander Nikiforov, Anastasija Ulanova, Dmitry Bobrovsky e Pavel Nekrasov. "Total ionizing dose effects and radiation testing of complex multifunctional VLSI devices". Facta universitatis - series: Electronics and Energetics 28, n.º 1 (2015): 153–64. http://dx.doi.org/10.2298/fuee1501153b.
Texto completo da fonteWong, C. P. "An Overview of Integrated Circuit Device Encapsulants". Journal of Electronic Packaging 111, n.º 2 (1 de junho de 1989): 97–107. http://dx.doi.org/10.1115/1.3226528.
Texto completo da fonteIKEDA, SHOJI, HIDEO SATO, MICHIHIKO YAMANOUCHI, HUADONG GAN, KATSUYA MIURA, KOTARO MIZUNUMA, SHUN KANAI et al. "RECENT PROGRESS OF PERPENDICULAR ANISOTROPY MAGNETIC TUNNEL JUNCTIONS FOR NONVOLATILE VLSI". SPIN 02, n.º 03 (setembro de 2012): 1240003. http://dx.doi.org/10.1142/s2010324712400036.
Texto completo da fonteRajaei, Ramin. "A Reliable, Low Power and Nonvolatile MTJ-Based Flip-Flop for Advanced Nanoelectronics". Journal of Circuits, Systems and Computers 27, n.º 13 (3 de agosto de 2018): 1850205. http://dx.doi.org/10.1142/s0218126618502055.
Texto completo da fonteSun, Chongjun, e Chao Ding. "Study on Calibration Method for Testing During Burn In equipment of integrated circuits". Journal of Physics: Conference Series 2029, n.º 1 (1 de setembro de 2021): 012035. http://dx.doi.org/10.1088/1742-6596/2029/1/012035.
Texto completo da fonteMurarka, S. P., J. Steigerwald e R. J. Gutmann. "Inlaid Copper Multilevel Interconnections Using Planarization by Chemical-Mechanical Polishing". MRS Bulletin 18, n.º 6 (junho de 1993): 46–51. http://dx.doi.org/10.1557/s0883769400047321.
Texto completo da fonteChen, Xiangyu, Takeaki Yajima, Isao H. Inoue e Tetsuya Iizuka. "An ultra-compact leaky integrate-and-fire neuron with long and tunable time constant utilizing pseudo resistors for spiking neural networks". Japanese Journal of Applied Physics 61, SC (18 de fevereiro de 2022): SC1051. http://dx.doi.org/10.35848/1347-4065/ac43e4.
Texto completo da fonteChowdary, M. Kalpana, Rajasekhar Turaka, Bayan Alabduallah, Mudassir Khan, J. Chinna Babu e Ajmeera Kiran. "Low-Power Very-Large-Scale Integration Implementation of Fault-Tolerant Parallel Real Fast Fourier Transform Architectures Using Error Correction Codes and Algorithm-Based Fault-Tolerant Techniques". Processes 11, n.º 8 (8 de agosto de 2023): 2389. http://dx.doi.org/10.3390/pr11082389.
Texto completo da fonteZhang, Ai Rong. "The Integration on Electrical Control Systems Based on Optimized Method". Advanced Materials Research 490-495 (março de 2012): 2604–8. http://dx.doi.org/10.4028/www.scientific.net/amr.490-495.2604.
Texto completo da fonteShan, Tianchang. "Advancements in VLSI low-power design: Strategies and optimization techniques". Applied and Computational Engineering 41, n.º 1 (22 de fevereiro de 2024): 22–28. http://dx.doi.org/10.54254/2755-2721/41/20230706.
Texto completo da fonteLuo, Guozheng, Xiang Chen e Shanshan Nong. "Net Clusting Based Low Complexity Coarsening Algorithm In k-way Hypergraph Partitioning". Journal of Physics: Conference Series 2245, n.º 1 (1 de abril de 2022): 012019. http://dx.doi.org/10.1088/1742-6596/2245/1/012019.
Texto completo da fonteJayakumar, Ganesh, Per-Erik Hellström e Mikael Östling. "Monolithic Wafer Scale Integration of Silicon Nanoribbon Sensors with CMOS for Lab-on-Chip Application". Micromachines 9, n.º 11 (25 de outubro de 2018): 544. http://dx.doi.org/10.3390/mi9110544.
Texto completo da fonteLi, Peng, Shite Zhu, Wei Xi, Changbao Xu, Dandan Zheng e Kai Huang. "Triple-Threshold Path-Based Static Power-Optimization Methodology (TPSPOM) for Designing SOC Applications Using 28 nm MTCMOS Technology". Applied Sciences 13, n.º 6 (8 de março de 2023): 3471. http://dx.doi.org/10.3390/app13063471.
Texto completo da fonteNagabushanam, M., Skandan Srikanth, Rushita Mupalla, Sushmitha S. Kumar e Swathi K. "Optimization of Power and Area Using VLSI Implementation of MAC Unit Based on Additive Multiply Module". International Journal of Electrical and Electronics Research 10, n.º 4 (30 de dezembro de 2022): 1099–106. http://dx.doi.org/10.37391/ijeer.100455.
Texto completo da fonteNagarajan, Sridevi, e Prasanna Kumar Mahadeviah. "On-chip based power estimation for CMOS VLSI circuits using support vector machine". Indonesian Journal of Electrical Engineering and Computer Science 35, n.º 2 (1 de agosto de 2024): 804. http://dx.doi.org/10.11591/ijeecs.v35.i2.pp804-811.
Texto completo da fonteN., Alivelu Manga. "Design of High-Speed Low Power Computational Blocks for DSP Processors". Revista Gestão Inovação e Tecnologias 11, n.º 2 (5 de junho de 2021): 1419–29. http://dx.doi.org/10.47059/revistageintec.v11i2.1768.
Texto completo da fonteZhu, Ziran, Zhipeng Huang, Jianli Chen e Longkun Guo. "Topology-Aware Bus Routing in Complex Networks of Very-Large-Scale Integration with Nonuniform Track Configurations and Obstacles". Complexity 2021 (14 de abril de 2021): 1–12. http://dx.doi.org/10.1155/2021/8843271.
Texto completo da fonteMOHANA KANNAN, LOGANATHAN, e DHANASKODI DEEPA. "LOW POWER VERY LARGE SCALE INTEGRATION (VLSI) DESIGN OF FINITE IMPULSE RESPONSE (FIR) FILTER FOR BIOMEDICAL IMAGING APPLICATION". DYNA 96, n.º 5 (1 de setembro de 2021): 505–11. http://dx.doi.org/10.6036/10214.
Texto completo da fonteMeher, Sukanya S., M. Eren Çelik, Jushya Ravi, Amol Inamdar e Deepnarayan Gupta. "An Integrated Approach towards VLSI Implementation of SFQ Logic using Standard Cell Library and Commercial Tool Suite". Journal of Physics: Conference Series 2776, n.º 1 (1 de junho de 2024): 012007. http://dx.doi.org/10.1088/1742-6596/2776/1/012007.
Texto completo da fonteCheng, Yi Lung, Yi Shiung Lu e Tai Jung Chiu. "Comparative Study of Low Dielectric Constant Material Deposited Using Different Precursors". Advanced Materials Research 233-235 (maio de 2011): 2480–85. http://dx.doi.org/10.4028/www.scientific.net/amr.233-235.2480.
Texto completo da fonteDharanika, T., J. Jaya e E. Nandakumar. "Design of Fostered Power Terahertz VLSI Testing Using Deep Neural Network and Embrace User Intent Optimization". Journal of Nanoelectronics and Optoelectronics 19, n.º 7 (1 de julho de 2024): 724–36. http://dx.doi.org/10.1166/jno.2024.3619.
Texto completo da fonteAhmad, Afaq, Sabir Hussain, M. A. Raheem, Ahmed Al Maashri, Sayyid Samir Al Busaidi e Medhat Awadalla. "ASIC vs FPGA based Implementations of Built-In Self-Test". International Journal of Advanced Natural Sciences and Engineering Researches 7, n.º 6 (13 de julho de 2023): 14–20. http://dx.doi.org/10.59287/ijanser.942.
Texto completo da fonteRasheed, Israa Mohammed, e Hassan Jasim Motlak. "Performance parameters optimization of CMOS analog signal processing circuits based on smart algorithms". Bulletin of Electrical Engineering and Informatics 12, n.º 1 (1 de fevereiro de 2023): 149–57. http://dx.doi.org/10.11591/eei.v12i1.4128.
Texto completo da fonteNIRANJAN, VANDANA, ASHWANI KUMAR e SHAIL BALA JAIN. "COMPOSITE TRANSISTOR CELL USING DYNAMIC BODY BIAS FOR HIGH GAIN AND LOW-VOLTAGE APPLICATIONS". Journal of Circuits, Systems and Computers 23, n.º 08 (18 de junho de 2014): 1450108. http://dx.doi.org/10.1142/s0218126614501084.
Texto completo da fonteSun, Ben. "Interpretable machine learning in VLSI physical design". Applied and Computational Engineering 4, n.º 1 (14 de junho de 2023): 13–19. http://dx.doi.org/10.54254/2755-2721/4/20230338.
Texto completo da fonteEppili, Jaya, Sri B. Sai, Kumar P. Akshay, Kumar O. Hem, D. Sunil e R. Rajesh. "VLSI implementation of Kogge-Stone Adder for low-power applications". i-manager's Journal on Digital Signal Processing 11, n.º 1 (2023): 9. http://dx.doi.org/10.26634/jdp.11.1.19372.
Texto completo da fonteSoref, Richard. "Applications of Silicon-Based Optoelectronics". MRS Bulletin 23, n.º 4 (abril de 1998): 20–24. http://dx.doi.org/10.1557/s0883769400030220.
Texto completo da fonteYadav, Vishal, e Brij Bihari Tiwari. "Design and analysis of low power sense amplifier for static random access memory". Indonesian Journal of Electrical Engineering and Computer Science 35, n.º 3 (1 de setembro de 2024): 1447. http://dx.doi.org/10.11591/ijeecs.v35.i3.pp1447-1455.
Texto completo da fonteShanavas, I. Hameem, e R. K. Gnanamurthy. "Optimal Solution for VLSI Physical Design Automation Using Hybrid Genetic Algorithm". Mathematical Problems in Engineering 2014 (2014): 1–15. http://dx.doi.org/10.1155/2014/809642.
Texto completo da fonteNAKADA, KAZUKI, TETSUYA ASAI e HATSUO HAYASHI. "ANALOG VLSI IMPLEMENTATION OF RESONATE-AND-FIRE NEURON". International Journal of Neural Systems 16, n.º 06 (dezembro de 2006): 445–56. http://dx.doi.org/10.1142/s0129065706000846.
Texto completo da fonteAkita, Junichi. "Open-source, multi-layer LSI design & fabrication framework for distributed IP development and education". International Journal of Innovative Research and Scientific Studies 6, n.º 4 (22 de setembro de 2023): 936–45. http://dx.doi.org/10.53894/ijirss.v6i4.2102.
Texto completo da fonteSanadhya, Minakshi, Devendra Kumar Sharma e Alfilh Raed Hameed Chyad. "Adiabatic technique based low power synchronous counter design". International Journal of Electrical and Computer Engineering (IJECE) 13, n.º 4 (1 de agosto de 2023): 3770. http://dx.doi.org/10.11591/ijece.v13i4.pp3770-3777.
Texto completo da fonteHuang, Chen‐Wei, Shing‐Kwong Wong, Yi‐Xiang Gao e Xin Wang. "13‐1: A Lightweight Inference Network‐based Algorithm for Low‐Light Image Brightness Adjustment". SID Symposium Digest of Technical Papers 55, S1 (abril de 2024): 121–24. http://dx.doi.org/10.1002/sdtp.17014.
Texto completo da fonteYu, Shenglu, Shimin Du e Chang Yang. "A Deep Reinforcement Learning Floorplanning Algorithm Based on Sequence Pairs". Applied Sciences 14, n.º 7 (29 de março de 2024): 2905. http://dx.doi.org/10.3390/app14072905.
Texto completo da fonteFujino, Masahisa, Yuuki Araga, Hiroshi Nakagawa, Katsuya Kikuchi e Noboru Miyata. "(Invited) Direct Bonding and Its Interface for High-Density Integration of Superconducting Qubits". ECS Meeting Abstracts MA2023-02, n.º 33 (22 de dezembro de 2023): 1620. http://dx.doi.org/10.1149/ma2023-02331620mtgabs.
Texto completo da fonteKumar, Umesh. "Vlsi Interconnection Modelling Using a Finite Element Approach". Active and Passive Electronic Components 18, n.º 3 (1995): 179–202. http://dx.doi.org/10.1155/1995/97362.
Texto completo da fonteBalodi, Deepak, e Rahul Misra. "Low Power Differential and Ring Voltage Controlled Oscillator Architectures for High Frequency (L-Band) Phase Lock Loop Applications in 0.35 Complementary Metal Oxide Semi Conductor Process". SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology 11, n.º 01 (25 de julho de 2019): 63–70. http://dx.doi.org/10.18090/samriddhi.v11i01.9.
Texto completo da fonteYeh, Chung-Huang, e Jwu-E. Chen. "Unbalanced-Tests to the Improvement of Yield and Quality". Electronics 10, n.º 23 (4 de dezembro de 2021): 3032. http://dx.doi.org/10.3390/electronics10233032.
Texto completo da fonteLaudis, Lalin L., e N. Ramadass. "A Lion’s Pride Inspired Algorithm for VLSI Floorplanning". Journal of Circuits, Systems and Computers 29, n.º 01 (15 de março de 2019): 2050003. http://dx.doi.org/10.1142/s0218126620500036.
Texto completo da fonteSmy, T., S. K. Dew e M. J. Brett. "Simulation of Microstructure and Surface Profiles of Thin Films for VLSI Metallization". MRS Bulletin 20, n.º 11 (novembro de 1995): 65–69. http://dx.doi.org/10.1557/s0883769400045619.
Texto completo da fonte