Artigos de revistas sobre o tema "Gate array circuits"
Crie uma referência precisa em APA, MLA, Chicago, Harvard, e outros estilos
Veja os 50 melhores artigos de revistas para estudos sobre o assunto "Gate array circuits".
Ao lado de cada fonte na lista de referências, há um botão "Adicionar à bibliografia". Clique e geraremos automaticamente a citação bibliográfica do trabalho escolhido no estilo de citação de que você precisa: APA, MLA, Harvard, Chicago, Vancouver, etc.
Você também pode baixar o texto completo da publicação científica em formato .pdf e ler o resumo do trabalho online se estiver presente nos metadados.
Veja os artigos de revistas das mais diversas áreas científicas e compile uma bibliografia correta.
Kunts, A. V., O. V. Dvornikov e V. A. Tchekhovski. "Design of BJT-JFET Operational Amplifiers on the Master Slice Array". Doklady BGUIR 21, n.º 6 (4 de janeiro de 2024): 29–36. http://dx.doi.org/10.35596/1729-7648-2023-21-6-29-36.
Texto completo da fonteAbraitis, Vidas, e Žydrūnas Tamoševičius. "Transition Test Patterns Generation for BIST Implemented in ASIC and FPGA". Solid State Phenomena 144 (setembro de 2008): 214–19. http://dx.doi.org/10.4028/www.scientific.net/ssp.144.214.
Texto completo da fonteMohammadi, Hossein, e Keivan Navi. "Energy-Efficient Single-Layer QCA Logical Circuits Based on a Novel XOR Gate". Journal of Circuits, Systems and Computers 27, n.º 14 (23 de agosto de 2018): 1850216. http://dx.doi.org/10.1142/s021812661850216x.
Texto completo da fonteMowafy, Aya Nabeel. "Asynchronous Circuits Design Using a Field Programmable Gate Array". International Journal for Research in Applied Science and Engineering Technology 6, n.º 4 (30 de abril de 2018): 2423–32. http://dx.doi.org/10.22214/ijraset.2018.4412.
Texto completo da fonteSato, Ryoichi, Yuta Kodera, Md Arshad Ali, Takuya Kusaka, Yasuyuki Nogami e Robert H. Morelos-Zaragoza. "Consideration for Affects of an XOR in a Random Number Generator Using Ring Oscillators". Entropy 23, n.º 9 (5 de setembro de 2021): 1168. http://dx.doi.org/10.3390/e23091168.
Texto completo da fonteKuboki, S., I. Masuda, T. Hayashi e S. Torii. "A 4K CMOS gate array with automatically generated test circuits". IEEE Journal of Solid-State Circuits 20, n.º 5 (outubro de 1985): 1018–24. http://dx.doi.org/10.1109/jssc.1985.1052430.
Texto completo da fonteAKELLA, KAPILAN MAHESWARAN VENKATESH. "PGA-STC: programmable gate array for implementing self-timed circuits". International Journal of Electronics 84, n.º 3 (março de 1998): 255–67. http://dx.doi.org/10.1080/002072198134823.
Texto completo da fonteMurtaza, Ali Faisal, e Hadeed Ahmed Sher. "A Reconfiguration Circuit to Boost the Output Power of a Partially Shaded PV String". Energies 16, n.º 2 (4 de janeiro de 2023): 622. http://dx.doi.org/10.3390/en16020622.
Texto completo da fonteJaafar, Anuar, Norhayati Soin, Sharifah F. Wan Muhamad Hatta, Sani Irwan Salim e Zahriladha Zakaria. "Multipoint Detection Technique with the Best Clock Signal Closed-Loop Feedback to Prolong FPGA Performance". Applied Sciences 11, n.º 14 (12 de julho de 2021): 6417. http://dx.doi.org/10.3390/app11146417.
Texto completo da fonteCherepacha, Don, e David Lewis. "DP-FPGA: An FPGA Architecture Optimized for Datapaths". VLSI Design 4, n.º 4 (1 de janeiro de 1996): 329–43. http://dx.doi.org/10.1155/1996/95942.
Texto completo da fonteReaungepattanawiwat, Chalermpol, e Yutthana Kanthaphayao. "Voltage Multiplier Circuits with Coupled-Inductor Applied to a High Step-Up DC-DC Converter". Applied Mechanics and Materials 781 (agosto de 2015): 418–21. http://dx.doi.org/10.4028/www.scientific.net/amm.781.418.
Texto completo da fonteChen, Yanling, Haozhou Sun, Wei Li, Yanjun Song e Peng Dub. "65‐4: A Novel GOA Circuit for Large‐size TFT‐LCD Display". SID Symposium Digest of Technical Papers 55, S1 (abril de 2024): 564. http://dx.doi.org/10.1002/sdtp.17141.
Texto completo da fonteHarrison, R. R., J. A. Bragg, P. Hasler, B. A. Minch e S. P. Deweerth. "A CMOS programmable analog memory-cell array using floating-gate circuits". IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing 48, n.º 1 (2001): 4–11. http://dx.doi.org/10.1109/82.913181.
Texto completo da fonteTANAKA, YU. "EXACT NON-IDENTITY CHECK IS NQP-COMPLETE". International Journal of Quantum Information 08, n.º 05 (agosto de 2010): 807–19. http://dx.doi.org/10.1142/s0219749910006599.
Texto completo da fonteM, Thillai Rani, Rajkumar R, Sai Pradeep K.P, Jaishree M e Rahul S.G. "Integrated extreme gradient boost with c4.5 classifier for high level synthesis in very large scale integration circuits". ITM Web of Conferences 56 (2023): 01005. http://dx.doi.org/10.1051/itmconf/20235601005.
Texto completo da fonteChin, Scott Y. L., Clarence S. P. Lee e Steven J. E. Wilton. "On the Power Dissipation of Embedded Memory Blocks Used to Implement Logic in Field-Programmable Gate Arrays". International Journal of Reconfigurable Computing 2008 (2008): 1–13. http://dx.doi.org/10.1155/2008/751863.
Texto completo da fonteLiu, Lijun, Jie Han, Lin Xu, Jianshuo Zhou, Chenyi Zhao, Sujuan Ding, Huiwen Shi et al. "Aligned, high-density semiconducting carbon nanotube arrays for high-performance electronics". Science 368, n.º 6493 (21 de maio de 2020): 850–56. http://dx.doi.org/10.1126/science.aba5980.
Texto completo da fonteSotohebo, Takashi, Minoru Watanabe e Funtinori Kobayashi. "An FPGA Implementation of Finite Physical Quantity Neural Network". Journal of Robotics and Mechatronics 15, n.º 2 (20 de abril de 2003): 136–42. http://dx.doi.org/10.20965/jrm.2003.p0136.
Texto completo da fonteTrost, Andrej, Andrej Zemva e Matjaz Verderber. "Prototyping Hardware and Software Environment for Teaching Digital Circuit Design". International Journal of Electrical Engineering & Education 38, n.º 4 (outubro de 2001): 368–78. http://dx.doi.org/10.7227/ijeee.38.4.9.
Texto completo da fonteLin, Y., Fei Li e Lei He. "Circuits and architectures for field programmable gate array with configurable supply voltage". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 13, n.º 9 (setembro de 2005): 1035–47. http://dx.doi.org/10.1109/tvlsi.2005.857180.
Texto completo da fonteCabrita, Daniel Mealha, e Carlos Raimundo Erig Lima. "A Fast Simulator in FPGA for LUT-Based Combinational Logic Circuits of Arbitrary Topology for Evolutionary Algorithms". Journal of Circuits, Systems and Computers 25, n.º 02 (23 de dezembro de 2015): 1650009. http://dx.doi.org/10.1142/s0218126616500092.
Texto completo da fonteLee, Ju-Ah, Jongwon Yoon, Seungkwon Hwang, Hyunsang Hwang, Jung-Dae Kwon, Seung-Ki Lee e Yonghun Kim. "Integrated Logic Circuits Based on Wafer-Scale 2D-MoS2 FETs Using Buried-Gate Structures". Nanomaterials 13, n.º 21 (30 de outubro de 2023): 2870. http://dx.doi.org/10.3390/nano13212870.
Texto completo da fonteZheng, Fang Yan, Zi Ran Chen e Zhi Cheng Yu. "Signal Processing Circuit Design Based on SOPC Technology for the Electric Field Type Time Grating Sensors". Applied Mechanics and Materials 635-637 (setembro de 2014): 755–59. http://dx.doi.org/10.4028/www.scientific.net/amm.635-637.755.
Texto completo da fonteRayudu, Kurada Verra Bhoga Vasantha, Dhananjay Ramachandra Jahagirdar e Patri Srihari Rao. "Design and testing of systolic array multiplier using fault injecting schemes". Computer Science and Information Technologies 3, n.º 1 (1 de março de 2022): 1–9. http://dx.doi.org/10.11591/csit.v3i1.p1-9.
Texto completo da fonteKurada Verra Bhoga Vasantha Rayudu, Dhananjay Ramachandra Jahagirdar e Patri Srihari Rao. "Design and testing of systolic array multiplier using fault injecting schemes". Computer Science and Information Technologies 3, n.º 1 (1 de março de 2022): 1–9. http://dx.doi.org/10.11591/csit.v3i1.pp1-9.
Texto completo da fonteFehr, E. Scott, Stephen A. Szygenda e Granville E. Ott. "An Integrated Hardware Array for Very High Speed Logic Simulation". VLSI Design 4, n.º 2 (1 de janeiro de 1996): 107–18. http://dx.doi.org/10.1155/1996/13931.
Texto completo da fonteFan, Shiquan, Peihao Liu, Yongqiang Shi, Shujing Zhao, Chuanyu Han, Junyi Xu e Guohe Zhang. "Multi-Channel Sensing System Utilizing Mott Memristors for Single-Wire Data Fusion and Back-End Greedy Strategy Data Recovery". Electronics 13, n.º 2 (13 de janeiro de 2024): 345. http://dx.doi.org/10.3390/electronics13020345.
Texto completo da fonteTung, Dam Minh, Nguyen Van Toan e Jeong-Gun Lee. "A One-Cycle Correction Error-Resilient Flip-Flop for Variation-Tolerant Designs on an FPGA". Electronics 9, n.º 4 (10 de abril de 2020): 633. http://dx.doi.org/10.3390/electronics9040633.
Texto completo da fontePfänder, O. A., R. Nopper, H. J. Pfleiderer, S. Zhou e A. Bermak. "Comparison of reconfigurable structures for flexible word-length multiplication". Advances in Radio Science 6 (26 de maio de 2008): 113–18. http://dx.doi.org/10.5194/ars-6-113-2008.
Texto completo da fonteOkuno, Hirotsugu, e Tetsuya Yagi. "Bio-Inspired Real-Time Robot Vision for Collision Avoidance". Journal of Robotics and Mechatronics 20, n.º 1 (20 de fevereiro de 2008): 68–74. http://dx.doi.org/10.20965/jrm.2008.p0068.
Texto completo da fonteTakahashi, T., M. Uchida, T. Takahashi, R. Yoshino, M. Yamamoto e N. Kitamura. "A CMOS gate array with 600 Mb/s simultaneous bidirectional I/O circuits". IEEE Journal of Solid-State Circuits 30, n.º 12 (1995): 1544–46. http://dx.doi.org/10.1109/4.482204.
Texto completo da fonteSaleh, Adham Hadi, Hayder Khaleel AL-Qaysi, Khalid Awaad Humood e Tahreer Mahmood. "Design of CRC circuit for 5G system using VHDL". Bulletin of Electrical Engineering and Informatics 12, n.º 4 (1 de agosto de 2023): 2125–35. http://dx.doi.org/10.11591/beei.v12i4.4598.
Texto completo da fonteSaleh, Adham Hadi, Hayder Khaleel AL-Qaysi, Khalid Awaad Humood e Tahreer Mahmood. "Design of CRC circuit for 5G system using VHDL". Bulletin of Electrical Engineering and Informatics 12, n.º 4 (1 de agosto de 2023): 2125–35. http://dx.doi.org/10.11591/eei.v12i4.4598.
Texto completo da fonteBibilo, P. N. "Synthesis of Modular Multipliers". Programmnaya Ingeneria 14, n.º 8 (14 de agosto de 2023): 377–87. http://dx.doi.org/10.17587/prin.14.377-387.
Texto completo da fonteSheng, Duo, Hsin-Ting Lee e Fu-Chi Huang. "All-digital transmit beamformer for portable high-frequency ultrasound imaging systems". Review of Scientific Instruments 94, n.º 3 (1 de março de 2023): 034707. http://dx.doi.org/10.1063/5.0128410.
Texto completo da fonteHidalgo-López, José A., Óscar Oballe-Peinado, Julián Castellanos-Ramos e José A. Sánchez-Durán. "Two-Capacitor Direct Interface Circuit for Resistive Sensor Measurements". Sensors 21, n.º 4 (22 de fevereiro de 2021): 1524. http://dx.doi.org/10.3390/s21041524.
Texto completo da fonteYoshikawa, Masaya, Yusuke Mori e Takeshi Kumaki. "Implementation Aware Hardware Trojan Trigger". Advanced Materials Research 933 (maio de 2014): 482–86. http://dx.doi.org/10.4028/www.scientific.net/amr.933.482.
Texto completo da fonteLiu, Yixuan, Qiao Hu, Qiqiao Wu, Xuanzhi Liu, Yulin Zhao, Donglin Zhang, Zhongze Han et al. "Probabilistic Circuit Implementation Based on P-Bits Using the Intrinsic Random Property of RRAM and P-Bit Multiplexing Strategy". Micromachines 13, n.º 6 (10 de junho de 2022): 924. http://dx.doi.org/10.3390/mi13060924.
Texto completo da fonteSun, Jun-Wei, Xing-Tong Zhao e Yan-Feng Wang. "Multi-Input Look-Up-Table Design Based on Nanometer Memristor". Journal of Nanoelectronics and Optoelectronics 15, n.º 1 (1 de janeiro de 2020): 113–21. http://dx.doi.org/10.1166/jno.2020.2721.
Texto completo da fonteCheng, Shi, JinBao Zhang, Zhan Gao e Jiehua Wang. "Circuit Implementation of Respiratory Information Extracted from Electrocardiograms". Journal of Database Management 33, n.º 2 (1 de abril de 2022): 1–12. http://dx.doi.org/10.4018/jdm.314211.
Texto completo da fonteLiu, Meng, Yunfei Wang e Shuai Li. "A Field Programmable Gate Array Placement Methodology for Netlist-Level Circuits with GPU Acceleration". Electronics 13, n.º 1 (20 de dezembro de 2023): 37. http://dx.doi.org/10.3390/electronics13010037.
Texto completo da fontePoghossian, Arshak, Rene Welden, Vahe V. Buniatyan e Michael J. Schöning. "An Array of On-Chip Integrated, Individually Addressable Capacitive Field-Effect Sensors with Control Gate: Design and Modelling". Sensors 21, n.º 18 (14 de setembro de 2021): 6161. http://dx.doi.org/10.3390/s21186161.
Texto completo da fonteXu, Peilong, Dan Lan, Fengyun Wang e Incheol Shin. "In-Memory Computing Integrated Structure Circuit Based on Nonvolatile Flash Memory Unit". Electronics 12, n.º 14 (20 de julho de 2023): 3155. http://dx.doi.org/10.3390/electronics12143155.
Texto completo da fonteShi, Runxiao, Tengteng Lei, Zhihe Xia e Man Wong. "Low-temperature metal–oxide thin-film transistor technologies for implementing flexible electronic circuits and systems". Journal of Semiconductors 44, n.º 9 (1 de setembro de 2023): 091601. http://dx.doi.org/10.1088/1674-4926/44/9/091601.
Texto completo da fonteSalauyou, Valery, e Witali Bułatow. "Optimized Sequential State Encoding Methods for Finite-State Machines in Field-Programmable Gate Array Implementations". Applied Sciences 14, n.º 13 (27 de junho de 2024): 5594. http://dx.doi.org/10.3390/app14135594.
Texto completo da fonteMayacela, Margarita, Leonardo Rentería, Luis Contreras e Santiago Medina. "Comparative Analysis of Reconfigurable Platforms for Memristor Emulation". Materials 15, n.º 13 (25 de junho de 2022): 4487. http://dx.doi.org/10.3390/ma15134487.
Texto completo da fonteQin, Xing, Chaojie Li, Haitao He, Zejun Pan e Chenxiao Lai. "Python-Based Circuit Design for Fundamental Building Blocks of Spiking Neural Network". Electronics 12, n.º 11 (23 de maio de 2023): 2351. http://dx.doi.org/10.3390/electronics12112351.
Texto completo da fonteMiura, Yuto, Hiroki Nishikawa, Xiangbo Kong e Hiroyuki Tomiyama. "Timing issues on power side-channel leakage of advanced encryption standard circuits designed by high-level synthesis". International Journal of Reconfigurable and Embedded Systems (IJRES) 13, n.º 3 (1 de novembro de 2024): 616. http://dx.doi.org/10.11591/ijres.v13.i3.pp616-624.
Texto completo da fonteBravaix, A., G. Hamparsoumian, J. Sonzogni, H. Pitard, T. Garba-Seybou, E. Kussener, X. Federspiel e F. Cacho. "CMOS Scaling Challenges for High Performance and Low Power applications facing Reliability Criteria towards the Decananometer range". Journal of Physics: Conference Series 2548, n.º 1 (1 de julho de 2023): 012003. http://dx.doi.org/10.1088/1742-6596/2548/1/012003.
Texto completo da fonteŻbik, Mateusz, e Piotr Wieczorek. "Charge-Line Dual-FET High-Repetition-Rate Pulsed Laser Driver". Applied Sciences 9, n.º 7 (27 de março de 2019): 1289. http://dx.doi.org/10.3390/app9071289.
Texto completo da fonte