Gotowa bibliografia na temat „VERILOG IMPLEMENTATION”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Zobacz listy aktualnych artykułów, książek, rozpraw, streszczeń i innych źródeł naukowych na temat „VERILOG IMPLEMENTATION”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Artykuły w czasopismach na temat "VERILOG IMPLEMENTATION"
Koti, Mr Manjunath, i Dr Basavaraj I. Neelgar. "CAN Tx Frame Implementation using Verilog". Journal of University of Shanghai for Science and Technology 23, nr 07 (29.07.2021): 1303–13. http://dx.doi.org/10.51201/jusst/21/07311.
Pełny tekst źródłaParamahamsa, Prof Mr YRK. "Implementation of Zigbee Transmitter using Verilog". International Journal for Research in Applied Science and Engineering Technology V, nr III (28.03.2017): 1010–17. http://dx.doi.org/10.22214/ijraset.2017.3185.
Pełny tekst źródłaShet, Ganesh Gopal, Jamuna V, Shravani S, Nayana H G i Pramod Kumar S. "Implementation of AES Algorithm using Verilog". JNNCE Journal of Engineering and Management 4, nr 1 (30.11.2020): 17. http://dx.doi.org/10.37314/jjem.2020.040103.
Pełny tekst źródłaKrishna, T. Rama, T. Krishna Murthy, N. Vilasrao Sarode, P. Srilakshmi i V. Geetha Sri. "Verilog HDL using LTE Implementation MAP Algorithm". International Journal of Innovative Research in Computer Science and Technology 10, nr 2 (30.03.2022): 611–14. http://dx.doi.org/10.55524/ijircst.2022.10.2.115.
Pełny tekst źródłaZheng, Li Kun, Ya Li Chen i Zhe Ying Li. "Design and Implementation of USB Transceiver with Verilog". Applied Mechanics and Materials 462-463 (listopad 2013): 604–8. http://dx.doi.org/10.4028/www.scientific.net/amm.462-463.604.
Pełny tekst źródłaPerali, Sri Phanindra, Nithin Krishna Madadi i Rohith Reddy. "RTL Implementation of AMBA AHB Protocol using Verilog". International Journal for Research in Applied Science and Engineering Technology 11, nr 4 (30.04.2023): 4056–63. http://dx.doi.org/10.22214/ijraset.2023.51179.
Pełny tekst źródłaJ, Padmini, i V. Nanammal. "FPGA Implementation of Digital Modulation Schemes Using Verilog HDL". International Journal for Research in Applied Science and Engineering Technology 10, nr 9 (30.09.2022): 560–67. http://dx.doi.org/10.22214/ijraset.2022.46596.
Pełny tekst źródłaSreekanth, P. "Verilog Implementation of Image Compression Using Discrete Wavelet Transform". CVR Journal of Science & Technology 9, nr 1 (1.12.2015): 21–25. http://dx.doi.org/10.32377/cvrjst0905.
Pełny tekst źródłaBalakrishna, J. "Design and Implementation of RFID Controller using Verilog HDL". International Journal for Research in Applied Science and Engineering Technology 9, nr VI (30.06.2021): 4335–42. http://dx.doi.org/10.22214/ijraset.2021.35942.
Pełny tekst źródłaPari, Kumar. "Implementation of reduced memory Viterbi Decoder using Verilog HDL". IOSR Journal of Electronics and Communication Engineering 8, nr 4 (2013): 73–79. http://dx.doi.org/10.9790/2834-0847379.
Pełny tekst źródłaRozprawy doktorskie na temat "VERILOG IMPLEMENTATION"
Skärpe, Anders. "Implementation of an SDR in Verilog". Thesis, Linköpings universitet, Kommunikationssystem, 2016. http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-132325.
Pełny tekst źródłaChen, Adam Y. (Adam Yu-Chih). "Implementation of the Intel 486 SX microprocessor in Verilog hardware description language". Thesis, Massachusetts Institute of Technology, 1993. http://hdl.handle.net/1721.1/79470.
Pełny tekst źródłaRAGHURAMAN, SRINIVASAN. "IMPLEMENTATION AND PERFORMANCE MEASUREMENTS OF A VERILOG-AMS MODEL OF BSIM3v3.3 TRANSISTOR". University of Cincinnati / OhioLINK, 2006. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1163711277.
Pełny tekst źródłaNARAYANAN, SHRUTHI. "HARDWARE IMPLEMENTATION OF GENETIC ALGORITHM MODULES FOR INTELLIGENT SYSTEMS". University of Cincinnati / OhioLINK, 2005. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1122909070.
Pełny tekst źródłaKasarabada, Yasaswy. "A Verilog Description and Efficient Hardware Implementation of the Baillie-PSW Primality Test". University of Cincinnati / OhioLINK, 2016. http://rave.ohiolink.edu/etdc/view?acc_num=ucin1471347471.
Pełny tekst źródłaPark, Sungho. "A verilog-hdl implementation of virtual channels in a network-on-chip router". [College Station, Tex. : Texas A&M University, 2008. http://hdl.handle.net/1969.1/ETD-TAMU-2890.
Pełny tekst źródłaSampath, Kumar Santhiya. "Implementation of Low-Bit Rate Audio Codec, Codec2, in Verilog on Modern FPGAS". Miami University / OhioLINK, 2020. http://rave.ohiolink.edu/etdc/view?acc_num=miami158819886466373.
Pełny tekst źródłaPampana, Srilaxmi. "FPGA BASED IMPLEMENTATION OF A POSITION ESTIMATOR FOR CONTROLLING A SWITCHED RELUCTANCE MOTOR". UKnowledge, 2004. http://uknowledge.uky.edu/gradschool_theses/254.
Pełny tekst źródłaThakur, Ravi Bhushan. "Low power design implementation of a signal acquisition module". Thesis, Kansas State University, 2010. http://hdl.handle.net/2097/4617.
Pełny tekst źródłaDepartment of Electrical and Computer Engineering
Don M. Gruenbacher
As semiconductor technologies advance, the smallest feature sizes that can be fabricated get smaller. This has led to the development of high density FPGAs capable of supporting high clock speeds, which allows for the implementation of larger more complex designs on a single chip. Over the past decade the technology market has shifted toward mobile devices with low power consumption at or near the top of design considerations. By reducing power consumption in FPGAs we can achieve greater reliability, lower cooling cost, simpler power supply and delivery, and longer battery life. In this thesis, FPGA technology is discussed for the design and commercial implementation of low power systems as compared to ASICs or microprocessors, and a few techniques are suggested for lowering power consumption in FPGA designs. The objective of this research is to implement some of these approaches and attempt to design a low power signal acquisition module. Designing for low power consumption without compromising performance requires a power-efficient FPGA architecture and good design practices to leverage the architectural features. With various power conservation techniques suggested for every stage of the FPGA design flow, the following approach was used in the design process implementation: the switching activity is addressed in the design entry, and synthesis level and software tools are utilized to get an initial estimate of and optimize the design’s power consumption. Finally, the device choice is made based on its features that will enhance the optimization achieved in the previous stages; it is configured and real time board level power measurements are made to verify the implementation’s efficacy
Gumus, Rasit. "Implementation Of A Risc Microcontroller Using Fpga". Master's thesis, METU, 2005. http://etd.lib.metu.edu.tr/upload/2/12606694/index.pdf.
Pełny tekst źródłaKsiążki na temat "VERILOG IMPLEMENTATION"
New, York (State) Legislature Assembly Committee on Corporations Authorities and Commissions. Public hearing on service quality issues relating to the implementation of the Verizon incentive. [Mineola]: EN-DE Reporting, 2002.
Znajdź pełny tekst źródłaScarpino. Vhdl Verilog Digital Systems Implementation. Pearson Education, Limited, 2020.
Znajdź pełny tekst źródłaDigital System Design with FPGA: Implementation Using Verilog and VHDL. McGraw-Hill Education, 2017.
Znajdź pełny tekst źródłaDigital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog. Springer London, Limited, 2007.
Znajdź pełny tekst źródłaRamachandran, Seetharaman. Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog. Springer Netherlands, 2014.
Znajdź pełny tekst źródłaDigital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog. Springer, 2007.
Znajdź pełny tekst źródłaCzęści książek na temat "VERILOG IMPLEMENTATION"
Mohamed, Khaled Salah. "Verilog for Implementation and Verification". W Analog Circuits and Signal Processing, 97–119. Cham: Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-22035-2_5.
Pełny tekst źródłaNavabi, Zainalabedin. "Verilog for Simulation and Synthesis". W Digital Design and Implementation with Field Programmable Devices, 59–103. Boston, MA: Springer US, 2005. http://dx.doi.org/10.1007/1-4020-8012-3_3.
Pełny tekst źródłaTijare, Ankita, Prajwal Yelne, Ankit Mindewar i Khushboo Borgaonkar. "Verilog implementation of AES 256 algorithm". W Recent Advances in Material, Manufacturing, and Machine Learning, 464–68. London: CRC Press, 2023. http://dx.doi.org/10.1201/9781003358596-51.
Pełny tekst źródłaKumar, Sandeep, i Trailokya Nath Sasamal. "Verilog Implementation of High-Speed Wallace Tree Multiplier". W Lecture Notes in Networks and Systems, 457–69. Singapore: Springer Singapore, 2020. http://dx.doi.org/10.1007/978-981-15-8218-9_38.
Pełny tekst źródłaYe, Yunqing, i Shuying Cheng. "Implementation of 2D-DCT Based on FPGA with Verilog HDL". W Lecture Notes in Electrical Engineering, 633–39. Berlin, Heidelberg: Springer Berlin Heidelberg, 2011. http://dx.doi.org/10.1007/978-3-642-21697-8_80.
Pełny tekst źródłaGlasmacher, Alexander, i Kai Woska. "Design and Implementation of an XC6216 FPGA Model in Verilog". W Lecture Notes in Computer Science, 449–55. Berlin, Heidelberg: Springer Berlin Heidelberg, 2000. http://dx.doi.org/10.1007/3-540-44614-1_48.
Pełny tekst źródłaShashikumar, M., Bhaskar Jyoti Das, Jagritee Talukdar i Kavicharan Mummaneni. "Radix-10 Multiplier Implementation with Carry Skip Adder Using Verilog". W Lecture Notes in Electrical Engineering, 397–405. Singapore: Springer Singapore, 2021. http://dx.doi.org/10.1007/978-981-16-3767-4_38.
Pełny tekst źródłaSuhaili, Shamsiah Binti, Rene Brooke Fredrick, Zainah Md Zain i Norhuzaimin Julai. "Design and Implementation of Advanced Encryption Standard Using Verilog HDL". W Lecture Notes in Electrical Engineering, 483–98. Singapore: Springer Singapore, 2021. http://dx.doi.org/10.1007/978-981-16-2406-3_37.
Pełny tekst źródłaVenkatasatyakranthikumar, Taddi, Samparka Dey, Malvika, Vivek kumar i Kavicharan Mummaneni. "Design and Implementation of Bus Ticketing System Using Verilog HDL". W Lecture Notes in Electrical Engineering, 259–65. Singapore: Springer Nature Singapore, 2023. http://dx.doi.org/10.1007/978-981-99-4495-8_21.
Pełny tekst źródłaSandhya, Goundla, i Dheeraj Kumar Sharma. "Software Implementation of Plantlet Stream Cipher Using Verilog Hardware Description Language". W Lecture Notes in Electrical Engineering, 107–18. Singapore: Springer Nature Singapore, 2022. http://dx.doi.org/10.1007/978-981-19-0312-0_12.
Pełny tekst źródłaStreszczenia konferencji na temat "VERILOG IMPLEMENTATION"
Mushtaq, U., O. Hasan i F. Awwad. "PNOC: Implementation on Verilog for FPGA". W 2013 9th International Conference on Innovations in Information Technology (IIT). IEEE, 2013. http://dx.doi.org/10.1109/innovations.2013.6544409.
Pełny tekst źródłaDu, Zihang, Yang Liu, Chaoqun Qiu i Xinmeng Zhang. "Verilog implementation of configurable UART module". W Second International Conference on Statistics, Applied Mathematics, and Computing Science (CSAMCS 2022), redaktorzy Shi Jin i Wanyang Dai. SPIE, 2023. http://dx.doi.org/10.1117/12.2672692.
Pełny tekst źródłaGuru, R. Pavithra, i C. Kalyana Sundram. "Verilog module for on the Go implementation". W 2016 International Conference on Energy Efficient Technologies for Sustainability (ICEETS). IEEE, 2016. http://dx.doi.org/10.1109/iceets.2016.7583851.
Pełny tekst źródłaNagpurwala, Armaan Hasan, C. Sundaresan i CVS Chaitanya. "Implementation of HDLC controller design using Verilog HDL". W 2013 International Conference on Electrical, Electronics and System Engineering (ICEESE). IEEE, 2013. http://dx.doi.org/10.1109/iceese.2013.6895033.
Pełny tekst źródłaTamuli, Manashwi, Shreyasee Debnath, Ashok Ray i Swanirbhar Majumdar. "Implementation of Jacobi iterative solver in verilog HDL". W 2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC). IEEE, 2016. http://dx.doi.org/10.1109/ciec.2016.7513747.
Pełny tekst źródła., Nisha, i Prashanth Barla. "Implementation of Least Mean Square Algorithm Verilog HDL". W Second International Conference on Signal Processing, Image Processing and VLSI. Singapore: Research Publishing Services, 2015. http://dx.doi.org/10.3850/978-981-09-6200-5_o-75.
Pełny tekst źródłaSingh, Amita, S. Pratap Singh, M. Lakshmanan i V. K. Pandey. "Verilog Implementation of Diffusion Concentration in Molecular Communication". W 2020 2nd International Conference on Advances in Computing, Communication Control and Networking (ICACCCN). IEEE, 2020. http://dx.doi.org/10.1109/icacccn51052.2020.9362889.
Pełny tekst źródłaRinoj, B. Michael Vinoline, i J. Jeya Caleb. "Implementation of neural network based controller using Verilog". W 2011 International Conference on Signal Processing, Communication, Computing and Networking Technologies (ICSCCN). IEEE, 2011. http://dx.doi.org/10.1109/icsccn.2011.6024574.
Pełny tekst źródłaPathirage, T. D., H. P. D. K. Wijewardana, L. A. S. Lakshan, Hassaan Hydher i Lasith Yasakethu. "Multi-Prime RSA Verilog Implementation Using 4-Primes". W 2021 10th International Conference on Information and Automation for Sustainability (ICIAfS). IEEE, 2021. http://dx.doi.org/10.1109/iciafs52090.2021.9605975.
Pełny tekst źródłaEngin, Deniz, i Berna Ors. "Implementation of Enigma machine using verilog on an FPGA". W 2015 9th International Conference on Electrical and Electronics Engineering (ELECO). IEEE, 2015. http://dx.doi.org/10.1109/eleco.2015.7394608.
Pełny tekst źródła