Artykuły w czasopismach na temat „TCAD TOOL”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Sprawdź 50 najlepszych artykułów w czasopismach naukowych na temat „TCAD TOOL”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Przeglądaj artykuły w czasopismach z różnych dziedzin i twórz odpowiednie bibliografie.
Lee, YongJae. "Simulations of Proposed Shallow Trench Isolation using TCAD Tool". Journal of the Korea Society for Simulation 22, nr 4 (31.12.2013): 93–98. http://dx.doi.org/10.9709/jkss.2013.22.4.093.
Pełny tekst źródłaLandowski, Matthew M., i Z. John Shen. "TCAD Based Power Semiconductor Device e-Learning Tool". Journal of Power Electronics 10, nr 6 (20.11.2010): 643–46. http://dx.doi.org/10.6113/jpe.2010.10.6.643.
Pełny tekst źródłaSakai, Atsushi, Katsumi Eikyu, Kenichi Hisada, Yasuhiro Yamashita, Koichi Arai, Hiroyuki Arie, Yutaka Akiyama i Tomohiro Yamashita. "Inverse Modeling of 4H-SiC Trench Gate MOSFETs Validated with Electrical and Physical Characterization". Materials Science Forum 963 (lipiec 2019): 609–12. http://dx.doi.org/10.4028/www.scientific.net/msf.963.609.
Pełny tekst źródłaRuey-Sing Wei i A. Sangiovanni-Vincentelli. "PLATYPUS: A PLA Test Pattern Generation Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 5, nr 4 (październik 1986): 633–44. http://dx.doi.org/10.1109/tcad.1986.1270233.
Pełny tekst źródłaHongmei Li, C. E. Zemke, G. Manetas, V. I. Okhmatovski, E. Rosenbaum i A. C. Cangellaris. "An automated and efficient substrate noise analysis tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 3 (marzec 2006): 454–68. http://dx.doi.org/10.1109/tcad.2005.854628.
Pełny tekst źródłaRiente, Fabrizio, Giovanna Turvani, Marco Vacca, Massimo Ruo Roch, Maurizio Zamboni i Mariagrazia Graziano. "ToPoliNano: A CAD Tool for Nano Magnetic Logic". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 36, nr 7 (lipiec 2017): 1061–74. http://dx.doi.org/10.1109/tcad.2017.2650983.
Pełny tekst źródłaOikonomakos, P., i M. Zwolinski. "An Integrated High-Level On-Line Test Synthesis Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 11 (listopad 2006): 2479–91. http://dx.doi.org/10.1109/tcad.2006.882120.
Pełny tekst źródłaTulunay, GÜlin, i Sina Balkir. "A Synthesis Tool for CMOS RF Low-Noise Amplifiers". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 27, nr 5 (maj 2008): 977–82. http://dx.doi.org/10.1109/tcad.2008.917579.
Pełny tekst źródłaAbderehman, Mohammed, Rupak Gupta, Rakesh Reddy Theegala i Chandan Karfa. "BLAST: Belling the Black-Hat High-Level Synthesis Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 41, nr 11 (listopad 2022): 3661–72. http://dx.doi.org/10.1109/tcad.2022.3200513.
Pełny tekst źródłaKuznetsov, Maksim, Sergey Kalinin, Alexey Cherkaev i Dmitriy Ostertak. "Investigating physical model interface in the TCAD Sentaurus environment". Transaction of Scientific Papers of the Novosibirsk State Technical University, nr 3 (18.11.2020): 39–48. http://dx.doi.org/10.17212/2307-6879-2020-3-39-48.
Pełny tekst źródłaIbrahim, Walid, Valeriu Beiu i Azam Beg. "GREDA: A Fast and More Accurate Gate Reliability EDA Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 31, nr 4 (kwiecień 2012): 509–21. http://dx.doi.org/10.1109/tcad.2011.2176123.
Pełny tekst źródłaKagaris, Dimitri. "MOTO-X: A Multiple-Output Transistor-Level Synthesis CAD Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 35, nr 1 (styczeń 2016): 114–27. http://dx.doi.org/10.1109/tcad.2015.2448675.
Pełny tekst źródłaPantho, Jubaer Hossain, i Christophe Bobda. "MeXT-SE: A Design Tool to Transparently Generate Secure MPSoC". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 39, nr 11 (listopad 2020): 3799–808. http://dx.doi.org/10.1109/tcad.2020.3012651.
Pełny tekst źródłaTao, Nick G. M., Bo-Rong Lin, Chien-Ping Lee, Tim Henderson i Barry J. F. Lin. "Study on mechanisms of InGaP/GaAs HBT safe operating area using TCAD simulation". International Journal of Microwave and Wireless Technologies 7, nr 3-4 (10.04.2015): 279–85. http://dx.doi.org/10.1017/s1759078715000495.
Pełny tekst źródłaShih, Hsiu-Chuan, Pei-Wen Luo, Jen-Chieh Yeh, Shu-Yen Lin, Ding-Ming Kwai, Shih-Lien Lu, Andre Schaefer i Cheng-Wen Wu. "DArT: A Component-Based DRAM Area, Power, and Timing Modeling Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 33, nr 9 (wrzesień 2014): 1356–69. http://dx.doi.org/10.1109/tcad.2014.2323203.
Pełny tekst źródłaSZCZESNY, ROMUALD, i MIECZYSLAW RONKOWSKI. "MODELING AND SIMULATION OF CONVERTER SYSTEMS PART II: SIMULATION PACKAGE TCAD". Journal of Circuits, Systems and Computers 05, nr 04 (grudzień 1995): 669–97. http://dx.doi.org/10.1142/s0218126695000400.
Pełny tekst źródłaLouris, E., D. Stefanakis, G. Priniotakis, L. Van Langenhove i D. Tassis. "Optimization of cylindrical textile organic field effect transistors using TCAD simulation tool". IOP Conference Series: Materials Science and Engineering 254 (październik 2017): 162006. http://dx.doi.org/10.1088/1757-899x/254/16/162006.
Pełny tekst źródłaMamidipaka, M., K. Khouri, N. Dutt i M. Abadir. "IDAP: A Tool for High-Level Power Estimation of Custom Array Structures". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 23, nr 9 (wrzesień 2004): 1361–69. http://dx.doi.org/10.1109/tcad.2004.833609.
Pełny tekst źródłaTseng, Tsun-Ming, Mengchu Li, Daniel Nestor Freitas, Travis McAuley, Bing Li, Tsung-Yi Ho, Ismail Emre Araci i Ulf Schlichtmann. "Columba 2.0: A Co-Layout Synthesis Tool for Continuous-Flow Microfluidic Biochips". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 37, nr 8 (sierpień 2018): 1588–601. http://dx.doi.org/10.1109/tcad.2017.2760628.
Pełny tekst źródłaMohanachandran Nair, Sarath, Rajendra Bishnoi, Mohammad Saber Golanbari, Fabian Oboril, Fazal Hameed i Mehdi B. Tahoori. "VAET-STT: Variation Aware STT-MRAM Analysis and Design Space Exploration Tool". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 37, nr 7 (lipiec 2018): 1396–407. http://dx.doi.org/10.1109/tcad.2017.2760861.
Pełny tekst źródłaRouying Zhan, Haigang Feng, Qiong Wu, Haolu Xie, Xiaokang Guan, Guang Chen i A. Z. H. Wang. "Esdextractor: a new technology-independent cad tool for arbitrary esd protection device extraction". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 22, nr 10 (październik 2003): 1362–70. http://dx.doi.org/10.1109/tcad.2003.818140.
Pełny tekst źródłaMichez, A., S. Dhombres i J. Boch. "ECORCE: A TCAD Tool for Total Ionizing Dose and Single Event Effect Modeling". IEEE Transactions on Nuclear Science 62, nr 4 (sierpień 2015): 1516–27. http://dx.doi.org/10.1109/tns.2015.2449281.
Pełny tekst źródłaBiagetti, G., S. Orcioni, C. Turchetti, P. Crippa i M. Alessandrini. "SiSMA—A Tool for Efficient Analysis of Analog CMOS Integrated Circuits Affected by Device Mismatch". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 23, nr 2 (luty 2004): 192–207. http://dx.doi.org/10.1109/tcad.2003.822131.
Pełny tekst źródłaHazra, Aritra, Rajdeep Mukherjee, Pallab Dasgupta, Ajit Pal, Kevin M. Harer, Ansuman Banerjee i Subhankar Mukherjee. "POWER-TRUCTOR: An Integrated Tool Flow for Formal Verification and Coverage of Architectural Power Intent". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 32, nr 11 (listopad 2013): 1801–13. http://dx.doi.org/10.1109/tcad.2013.2267454.
Pełny tekst źródłaAkopyan, Filipp, Jun Sawada, Andrew Cassidy, Rodrigo Alvarez-Icaza, John Arthur, Paul Merolla, Nabil Imam i in. "TrueNorth: Design and Tool Flow of a 65 mW 1 Million Neuron Programmable Neurosynaptic Chip". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 34, nr 10 (październik 2015): 1537–57. http://dx.doi.org/10.1109/tcad.2015.2474396.
Pełny tekst źródłaViale, Benjamin, i Bruno Allard. "Scalable and Versatile Design Guidance Tool for the ESD Robustness of Integrated Circuits—Part II". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 39, nr 10 (październik 2020): 3107–17. http://dx.doi.org/10.1109/tcad.2019.2962119.
Pełny tekst źródłaViale, Benjamin, i Bruno Allard. "Scalable and Versatile Design Guidance Tool for the ESD Robustness of Integrated Circuits - Part I". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 39, nr 10 (październik 2020): 3067–80. http://dx.doi.org/10.1109/tcad.2019.2962120.
Pełny tekst źródłaSeiculescu, Ciprian, Srinivasan Murali, Luca Benini i Giovanni De Micheli. "SunFloor 3D: A Tool for Networks on Chip Topology Synthesis for 3-D Systems on Chips". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 29, nr 12 (grudzień 2010): 1987–2000. http://dx.doi.org/10.1109/tcad.2010.2061610.
Pełny tekst źródłaUsha, C., i Palanichamy Vimala. "Analytical Drain Current Model for Fully Depleted Surrounding Gate TFET". Journal of Nano Research 55 (listopad 2018): 75–81. http://dx.doi.org/10.4028/www.scientific.net/jnanor.55.75.
Pełny tekst źródłaZhan, R., H. Feng, Q. Wu, H. Xie, X. Guan, G. Chen i A. Z. H. Wang. "ESDInspector: A New Layout-Level ESD Protection Circuitry Design Verification Tool Using a Smart-Parametric Checking Mechanism". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 23, nr 10 (październik 2004): 1421–28. http://dx.doi.org/10.1109/tcad.2004.833613.
Pełny tekst źródłaDuan, B. h., C. Xiong, L. Zhong, C. Zeng i J. h. Xiong. "Simulation of 14 MeV neutron-induced SEU in SRAM". Journal of Instrumentation 18, nr 02 (1.02.2023): T02003. http://dx.doi.org/10.1088/1748-0221/18/02/t02003.
Pełny tekst źródłaLiu, Manwen, Wenzheng Cheng, Zheng Li, Zhenyang Zhao i Zhihua Li. "3D Simulation, Electrical Characteristics and Customized Manufacturing Method for a Hemispherical Electrode Detector". Sensors 22, nr 18 (9.09.2022): 6835. http://dx.doi.org/10.3390/s22186835.
Pełny tekst źródłaChen, Jing, Yufeng Guo, Jun Zhang, Jianhua Liu, Qing Yao, Jiafei Yao, Maolin Zhang i Man Li. "Off-State Performance Characterization of an AlGaN/GaN Device via Artificial Neural Networks". Micromachines 13, nr 5 (5.05.2022): 737. http://dx.doi.org/10.3390/mi13050737.
Pełny tekst źródłaDargar, Shashi Kant, J. K. Srivastava, Santosh Bharti i Abha Nyati. "Performance Evaluation of GaN based Thin Film Transistor using TCAD Simulation". International Journal of Electrical and Computer Engineering (IJECE) 7, nr 1 (1.02.2017): 144. http://dx.doi.org/10.11591/ijece.v7i1.pp144-151.
Pełny tekst źródłaSirakoulis, G. Ch, I. Karafyllidis i A. Thanailakis. "A TCAD tool for the simulation of the CVD process based on cellular automata". Le Journal de Physique IV 11, PR3 (sierpień 2001): Pr3–205—Pr3–212. http://dx.doi.org/10.1051/jp4:2001326.
Pełny tekst źródłaKUMARI, RITI, MANISH GOSWAMI i B. R. SINGH. "THE IMPACT OF CHANNEL ENGINEERING ON SHORT CHANNEL BEHAVIOR OF NANO FIN-FETs". International Journal of Nanoscience 11, nr 02 (kwiecień 2012): 1250021. http://dx.doi.org/10.1142/s0219581x12500214.
Pełny tekst źródłaKim, Ki Yeong, Joo Seok Noh, Tae Young Yoon i Jang Hyun Kim. "Improvement in Turn-Off Loss of the Super Junction IGBT with Separated n-Buffer Layers". Micromachines 12, nr 11 (19.11.2021): 1422. http://dx.doi.org/10.3390/mi12111422.
Pełny tekst źródłaSharma, Sanjeev Kumar, Jeetendra Singh, Balwinder Raj i Mamta Khosla. "Analysis of Barrier Layer Thickness on Performance of In1–xGaxAs Based Gate Stack Cylindrical Gate Nanowire MOSFET". Journal of Nanoelectronics and Optoelectronics 13, nr 10 (1.10.2018): 1473–77. http://dx.doi.org/10.1166/jno.2018.2374.
Pełny tekst źródłaJiang, Yi Fan, B. Jayant Baliga i Alex Q. Huang. "Influence of Lateral Straggling of Implated Aluminum Ions on High Voltage 4H-SiC Device Edge Termination Design". Materials Science Forum 924 (czerwiec 2018): 361–64. http://dx.doi.org/10.4028/www.scientific.net/msf.924.361.
Pełny tekst źródłaOthman, Nurul Aida Farhana, Sharidya Rahman, Sharifah Fatmadiana Wan Muhamad Hatta, Norhayati Soin, Brahim Benbakhti i Steven Duffy. "Design optimization of the graded AlGaN/GaN HEMT device performance based on material and physical dimensions". Microelectronics International 36, nr 2 (1.04.2019): 73–82. http://dx.doi.org/10.1108/mi-09-2018-0057.
Pełny tekst źródłaJayachandran, Remya, Dhanaraj Jagalchandran i Perinkolam Chidambaram Subramaniam. "Planar CMOS and multigate transistors based wide-band OTA buffer amplifiers for heavy resistance load". Facta universitatis - series: Electronics and Energetics 35, nr 1 (2022): 13–28. http://dx.doi.org/10.2298/fuee2201013j.
Pełny tekst źródłaVimala, Palanichamy, i N. R. Nithin Kumar. "Comparative Analysis of Various Parameters of Tri-Gate MOSFET with High-K Spacer". Journal of Nano Research 56 (luty 2019): 119–30. http://dx.doi.org/10.4028/www.scientific.net/jnanor.56.119.
Pełny tekst źródłaMasalsky, Nikolae V. "Simulation of the characteristics of low-voltage gates on combined cylindrical surrounding gate field-effect nanotransistors". Radioelectronics. Nanosystems. Information Technologies. 13, nr 4 (29.12.2021): 449–56. http://dx.doi.org/10.17725/rensit.2021.13.449.
Pełny tekst źródłaElpelt, Rudolf, Bernd Zippelius, Stefan Doering i Uwe Winkler. "Employing Scanning Spreading Resistance Microscopy (SSRM) for Improving TCAD Simulation Accuracy of Silicon Carbide". Materials Science Forum 897 (maj 2017): 295–98. http://dx.doi.org/10.4028/www.scientific.net/msf.897.295.
Pełny tekst źródłaMorozzi, A., M. Hoffmann, R. Mulargia, S. Slesazeck i E. Robutti. "Negative capacitance devices: sensitivity analyses of the developed TCAD ferroelectric model for HZO". Journal of Instrumentation 17, nr 01 (1.01.2022): C01048. http://dx.doi.org/10.1088/1748-0221/17/01/c01048.
Pełny tekst źródłaZhou, Kai, Songming Miao, Xuanze Zhou, Guangwei Xu, Lingfei Wang i Shibing Long. "A core drain current model for β-Ga2O3 power MOSFETs based on surface potential". AIP Advances 13, nr 1 (1.01.2023): 015202. http://dx.doi.org/10.1063/5.0134215.
Pełny tekst źródłaItalia, Markus, Ioannis Deretzis, Alfio Nastasi, Silvia Scalese, Antonino La Magna, Massimo Pirnaci, Daniele Pagano, Dario Tenaglia i Patrizia Vasquez. "Multiscale Simulations of Plasma Etching in Silicon Carbide Structures". Materials Science Forum 1062 (31.05.2022): 214–18. http://dx.doi.org/10.4028/p-n9v122.
Pełny tekst źródłaSubash, T. D., T. Gnanasekaran, J. Jagannathan i C. Divya. "Relative Analysis of GaAs, InSb, InP Using QWFET". Advanced Materials Research 984-985 (lipiec 2014): 1080–84. http://dx.doi.org/10.4028/www.scientific.net/amr.984-985.1080.
Pełny tekst źródłaYang, Shao-Ming, Gene Sheu, Tzu Chieh Lee, Ting Yao Chien, Chieh Chih Wu i Yun Jung Lin. "Design of a Low on Resistance High Voltage (120V) Novel 3D NLDMOS with Side Isolation Based on 0.35um BCD Process Technology". MATEC Web of Conferences 201 (2018): 02004. http://dx.doi.org/10.1051/matecconf/201820102004.
Pełny tekst źródłaTang, Zhao Huan, Bin Wang, Jia Nan Wang i Kai Zhou Tan. "Use N+ Buried Layer to Design a Low On-Resistance VDMOS". Advanced Materials Research 756-759 (wrzesień 2013): 4267–70. http://dx.doi.org/10.4028/www.scientific.net/amr.756-759.4267.
Pełny tekst źródła