Artykuły w czasopismach na temat „TCAD Design”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Sprawdź 50 najlepszych artykułów w czasopismach naukowych na temat „TCAD Design”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Przeglądaj artykuły w czasopismach z różnych dziedzin i twórz odpowiednie bibliografie.
Bellini, Marco, i Lars Knoll. "Advanced TCAD Design Techniques for the Performance Improvement of SiC MOSFETs". Materials Science Forum 1004 (lipiec 2020): 865–71. http://dx.doi.org/10.4028/www.scientific.net/msf.1004.865.
Pełny tekst źródłaJohannesson, Daniel, Muhammad Nawaz i Hans Peter Nee. "TCAD Model Calibration of High Voltage 4H-SiC Bipolar Junction Transistors". Materials Science Forum 963 (lipiec 2019): 670–73. http://dx.doi.org/10.4028/www.scientific.net/msf.963.670.
Pełny tekst źródłaRehman, Atta Ur, Amna Siddiqui, Muhammad Nadeem i Muhammad Usman. "Improved PERC Solar Cell Design by TCAD Simulation". Proceedings of the Pakistan Academy of Sciences: A. Physical and Computational Sciences 58, nr 4 (28.03.2022): 61–67. http://dx.doi.org/10.53560/ppasa(58-4)637.
Pełny tekst źródłaPan, Zijin, Cheng Li, Mengfu Di, Feilong Zhang i Albert Wang. "3D TCAD Analysis Enabling ESD Layout Design Optimization". IEEE Journal of the Electron Devices Society 8 (2020): 1289–96. http://dx.doi.org/10.1109/jeds.2020.3027034.
Pełny tekst źródłaWoo, Sola, Juhee Jeon i Sangsig Kim. "Prediction of Device Characteristics of Feedback Field-Effect Transistors Using TCAD-Augmented Machine Learning". Micromachines 14, nr 3 (21.02.2023): 504. http://dx.doi.org/10.3390/mi14030504.
Pełny tekst źródłaSingh, Vivek. "Relevance of technology computer aided design (TCAD) to process-aware design". Journal of Micro/Nanolithography, MEMS, and MOEMS 1, nr 3 (1.10.2002): 290. http://dx.doi.org/10.1117/1.1508411.
Pełny tekst źródłaChen, Yu-Guang, Hui Geng, Kuan-Yu Lai, Yiyu Shi i Shih-Chieh Chang. "Multibit Retention Registers for Power Gated Designs: Concept, Design, and Deployment". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 33, nr 4 (kwiecień 2014): 507–18. http://dx.doi.org/10.1109/tcad.2013.2293881.
Pełny tekst źródłaWang, Ke, Haodong Jiang, Yiming Liao, Yue Xu, Feng Yan i Xiaoli Ji. "Degradation Prediction of GaN HEMTs under Hot-Electron Stress Based on ML-TCAD Approach". Electronics 11, nr 21 (2.11.2022): 3582. http://dx.doi.org/10.3390/electronics11213582.
Pełny tekst źródłaMa, Qiang, i Evangeline F. Y. Young. "Multivoltage Floorplan Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 29, nr 4 (kwiecień 2010): 607–17. http://dx.doi.org/10.1109/tcad.2010.2042895.
Pełny tekst źródłaNandi, Prajit, Hirak Talukdar, Dhiraj Kumar i Ashvin Kumar G. Katakwar. "A Novel Approach to Design SAR-ADC: Design Partitioning Method". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 35, nr 3 (marzec 2016): 346–56. http://dx.doi.org/10.1109/tcad.2015.2474379.
Pełny tekst źródłaPotbhare, Siddharth, Akin Akturk, Neil Goldsman, James M. McGarrity i Anant Agarwal. "Modeling and Design of High Temperature Silicon Carbide DMOSFET Based Medium Power DC-DC Converter". Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT) 2010, HITEC (1.01.2010): 000144–51. http://dx.doi.org/10.4071/hitec-spotbhare-tp22.
Pełny tekst źródłaKwon, Hyoungcheol, Hyunsuk Huh, Hwiwon Seo, Songhee Han, Imhee Won, Jiwoong Sue, Dongyean Oh i in. "TCAD augmented generative adversarial network for hot-spot detection and mask-layout optimization in a large area HARC etching process". Physics of Plasmas 29, nr 7 (lipiec 2022): 073504. http://dx.doi.org/10.1063/5.0093076.
Pełny tekst źródłaHu, Shiyan, Xiaobo Sharon Hu i Albert Y. Zomaya. "Guest Editorial Leveraging Design Automation Techniques for Cyber-Physical System Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 35, nr 5 (maj 2016): 697–98. http://dx.doi.org/10.1109/tcad.2016.2548179.
Pełny tekst źródłaVeneris, A., i M. S. Abadir. "Design rewiring using ATPG". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 21, nr 12 (grudzień 2002): 1469–79. http://dx.doi.org/10.1109/tcad.2002.804388.
Pełny tekst źródłaKagalwalla, Abde Ali, Puneet Gupta, Christopher J. Progler i Steve McDonald. "Design-Aware Mask Inspection". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 31, nr 5 (maj 2012): 690–702. http://dx.doi.org/10.1109/tcad.2011.2181909.
Pełny tekst źródłaKahng, A. B., Seokhyeong Kang, R. Kumar i J. Sartori. "Recovery-Driven Design: Exploiting Error Resilience in Design of Energy-Efficient Processors". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 31, nr 3 (marzec 2012): 404–17. http://dx.doi.org/10.1109/tcad.2011.2172610.
Pełny tekst źródłaLudwig, Tobias, Joakim Urdahl, Dominik Stoffel i Wolfgang Kunz. "Properties First—Correct-By-Construction RTL Design in System-Level Design Flows". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 39, nr 10 (październik 2020): 3093–106. http://dx.doi.org/10.1109/tcad.2019.2921319.
Pełny tekst źródłaChen, H. M., I. M. Liu i M. D. F. Wong. "I/O Clustering in Design Cost and Performance Optimization for Flip-Chip Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 11 (listopad 2006): 2552–56. http://dx.doi.org/10.1109/tcad.2006.873900.
Pełny tekst źródłaFanshu Jiao, Sergio Montano, Cristian Ferent, Alex Doboli i Simona Doboli. "Analog Circuit Design Knowledge Mining: Discovering Topological Similarities and Uncovering Design Reasoning Strategies". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 34, nr 7 (lipiec 2015): 1045–58. http://dx.doi.org/10.1109/tcad.2015.2418287.
Pełny tekst źródłaBrisk, Philip, Suman Chakraborty, Claudionor Coelho, Abdoulaye Gamatie, Swaroop Ghosh i Xun Jiao. "TCAD EIC Message: February 2019". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 38, nr 2 (luty 2019): 197–98. http://dx.doi.org/10.1109/tcad.2018.2890315.
Pełny tekst źródłaRazdan, R., i A. Strojwas. "A Statistical Design Rule Developer". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 5, nr 4 (październik 1986): 508–20. http://dx.doi.org/10.1109/tcad.1986.1270222.
Pełny tekst źródłaKane, R., i S. Sahni. "A Systolic Design-Rule Checker". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 6, nr 1 (styczeń 1987): 22–32. http://dx.doi.org/10.1109/tcad.1987.1270242.
Pełny tekst źródłaGnudi, A., P. Ciampolini, R. Guerrieri, M. Rudan i G. Baccarani. "Sensitivity Analysis for Device Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 6, nr 5 (wrzesień 1987): 879–85. http://dx.doi.org/10.1109/tcad.1987.1270330.
Pełny tekst źródłaDe Smedt, B., i G. G. E. Gielen. "Watson: design space boundary exploration and model generation for analog and RF IC design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 22, nr 2 (luty 2003): 213–24. http://dx.doi.org/10.1109/tcad.2002.806598.
Pełny tekst źródłaDobre, Sorin Adrian, Andrew B. Kahng i Jiajia Li. "Design Implementation With Noninteger Multiple-Height Cells for Improved Design Quality in Advanced Nodes". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 37, nr 4 (kwiecień 2018): 855–68. http://dx.doi.org/10.1109/tcad.2017.2731679.
Pełny tekst źródłaTao, Nick G. M., Bo-Rong Lin, Chien-Ping Lee, Tim Henderson i Barry J. F. Lin. "Study on mechanisms of InGaP/GaAs HBT safe operating area using TCAD simulation". International Journal of Microwave and Wireless Technologies 7, nr 3-4 (10.04.2015): 279–85. http://dx.doi.org/10.1017/s1759078715000495.
Pełny tekst źródłaDash, T. P., S. Dey, S. Das, J. Jena, E. Mahapatra i C. K. Maiti. "Source/Drain Stressor Design for Advanced Devices at 7 nm Technology Node". Nanoscience & Nanotechnology-Asia 10, nr 4 (26.08.2020): 447–56. http://dx.doi.org/10.2174/2210681209666190809101307.
Pełny tekst źródłaPangrle, B. M., i D. D. Gajski. "Design Tools for Intelligent Silicon Compilation". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 6, nr 6 (listopad 1987): 1098–112. http://dx.doi.org/10.1109/tcad.1987.1270350.
Pełny tekst źródłaYongseok Cheon i M. D. F. Wong. "Design hierarchy-guided multilevel circuit partitioning". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 22, nr 4 (kwiecień 2003): 420–27. http://dx.doi.org/10.1109/tcad.2003.809659.
Pełny tekst źródłaQiang Xu i N. Nicolici. "Multifrequency TAM design for hierarchical SOCs". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 1 (styczeń 2006): 181–96. http://dx.doi.org/10.1109/tcad.2005.852440.
Pełny tekst źródłaCheng, Lei, i Martin D. F. Wong. "Floorplan Design for Multimillion Gate FPGAs". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 12 (grudzień 2006): 2795–805. http://dx.doi.org/10.1109/tcad.2006.882481.
Pełny tekst źródłaJaffari, J., i M. Anis. "Variability-Aware Bulk-MOS Device Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 27, nr 2 (luty 2008): 205–16. http://dx.doi.org/10.1109/tcad.2007.907234.
Pełny tekst źródłaChen, Yibin, Sean Safarpour, Joao Marques-Silva i Andreas Veneris. "Automated Design Debugging With Maximum Satisfiability". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 29, nr 11 (listopad 2010): 1804–17. http://dx.doi.org/10.1109/tcad.2010.2061270.
Pełny tekst źródłaPan, David Z., Bei Yu i Jhih-Rong Gao. "Design for Manufacturing With Emerging Nanolithography". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 32, nr 10 (październik 2013): 1453–72. http://dx.doi.org/10.1109/tcad.2013.2276751.
Pełny tekst źródłaSpoto, J. P., W. T. Coston i C. Paul Hernandez. "Statistical Integrated Circuit Design and Characterization". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 5, nr 1 (styczeń 1986): 90–103. http://dx.doi.org/10.1109/tcad.1986.1270180.
Pełny tekst źródłaKung-Chao Chu, J. P. Fishburn, P. Honeyman i Y. E. Lien. "A Database-Driven VLSI Design System". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 5, nr 1 (styczeń 1986): 180–87. http://dx.doi.org/10.1109/tcad.1986.1270185.
Pełny tekst źródłaChang, Wanli, Dip Goswami, Samarjit Chakraborty, Lei Ju, Chun Jason Xue i Sidharta Andalam. "Memory-Aware Embedded Control Systems Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 36, nr 4 (kwiecień 2017): 586–99. http://dx.doi.org/10.1109/tcad.2016.2613933.
Pełny tekst źródłaPhung, L. V., D. Planson, P. Brosselard, D. Tournier i C. Brylinski. "3D TCAD Simulations for More Efficient SiC Power Devices Design". ECS Transactions 58, nr 4 (31.08.2013): 331–39. http://dx.doi.org/10.1149/05804.0331ecst.
Pełny tekst źródłaKuruvilla, Nisha. "National Workshop on Advanced Nanoscale Device Design Using TCAD [Chapters]". IEEE Solid-State Circuits Magazine 8, nr 4 (2016): 94–95. http://dx.doi.org/10.1109/mssc.2016.2601525.
Pełny tekst źródłaLim, Wee Han, Amy L. Ziebell, Iwan Cornelius, Mark I. Reinhard, Dale A. Prokopovich, Andrew S. Dzurak i Anatoly B. Rosenfeld. "Cylindrical Silicon-on-Insulator Microdosimeter: Design, Fabrication and TCAD Modeling". IEEE Transactions on Nuclear Science 56, nr 2 (kwiecień 2009): 424–28. http://dx.doi.org/10.1109/tns.2009.2013467.
Pełny tekst źródłaBoufouss, E., J. Alvarado i D. Flandre. "Compact modeling of the high temperature effect on the single event transient current generated by heavy ions in SOI 6T-SRAM". Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT) 2010, HITEC (1.01.2010): 000077–82. http://dx.doi.org/10.4071/hitec-eboufouss-ta25.
Pełny tekst źródłaIshikawa, M., T. Matsuda, T. Yoshimura i S. Goto. "Compaction-Based Custom LSI Layout Design Method". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 6, nr 3 (maj 1987): 374–82. http://dx.doi.org/10.1109/tcad.1987.1270282.
Pełny tekst źródłaModarres, H., i R. J. Lomax. "A Formal Approach to Design-Rule Checking". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 6, nr 4 (lipiec 1987): 561–73. http://dx.doi.org/10.1109/tcad.1987.1270303.
Pełny tekst źródłaWisniewski, M. Y. L., E. Yashchin, R. L. Franch, D. P. Conrady, D. N. Maynard, G. Fiorenza i I. C. Noyan. "The physical design of on-chip interconnections". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 22, nr 3 (marzec 2003): 254–76. http://dx.doi.org/10.1109/tcad.2002.807881.
Pełny tekst źródłaCaldwell, A. E., H. J. Choi, A. B. Kahng, S. Mantik, M. Potkonjak, G. Qu i J. L. Wong. "Effective Iterative Techniques for Fingerprinting Design IP". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 23, nr 2 (luty 2004): 208–15. http://dx.doi.org/10.1109/tcad.2003.822126.
Pełny tekst źródłaRyu, K. K., i V. J. MooneyIII. "Automated Bus Generation for Multiprocessor SoC Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 23, nr 11 (listopad 2004): 1531–49. http://dx.doi.org/10.1109/tcad.2004.835119.
Pełny tekst źródłaAuge, I., F. Petrot, F. Donnet i P. Gomez. "Platform-based design from parallel C specifications". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 24, nr 12 (grudzień 2005): 1811–26. http://dx.doi.org/10.1109/tcad.2005.852431.
Pełny tekst źródłaAgarwal, K., M. Agarwal, D. Sylvester i D. Blaauw. "Statistical interconnect metrics for physical-design optimization". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 7 (lipiec 2006): 1273–88. http://dx.doi.org/10.1109/tcad.2005.855954.
Pełny tekst źródłaWang, G., S. Sivaswamy, C. Ababei, K. Bazargan, R. Kastner i E. Bozorgzadeh. "Statistical Analysis and Design of HARP FPGAs". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 10 (październik 2006): 2088–102. http://dx.doi.org/10.1109/tcad.2005.859485.
Pełny tekst źródłaDrinic, Milenko, Darko Kirovski, Seapahn Megerian i Miodrag Potkonjak. "Latency-Guided On-Chip Bus-Network Design". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 25, nr 12 (grudzień 2006): 2663–73. http://dx.doi.org/10.1109/tcad.2006.882488.
Pełny tekst źródła