Gotowa bibliografia na temat „Power Chip on Chip”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Zobacz listy aktualnych artykułów, książek, rozpraw, streszczeń i innych źródeł naukowych na temat „Power Chip on Chip”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Artykuły w czasopismach na temat "Power Chip on Chip"
Tan, N., i S. Eriksson. "Low-power chip-to-chip communication circuits". Electronics Letters 30, nr 21 (13.10.1994): 1732–33. http://dx.doi.org/10.1049/el:19941178.
Pełny tekst źródłaYerman, AlexanderJ. "4538170 Power chip package". Microelectronics Reliability 26, nr 3 (styczeń 1986): 594. http://dx.doi.org/10.1016/0026-2714(86)90686-4.
Pełny tekst źródłaVali, S. Sadiq, K. B. Madhu Mohan, S. Sreenivasulu, S. S. Zahoor Ahmed i T. Muneer. "Low Power Encoding Technique for Network on Chip". International Journal of Research Publication and Reviews 4, nr 4 (27.04.2023): 4950–53. http://dx.doi.org/10.55248/gengpi.234.4.38292.
Pełny tekst źródłaFOK, C. W., i D. L. PULFREY. "FULL-CHIP POWER-SUPPLY NOISE: THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE". International Journal of High Speed Electronics and Systems 12, nr 02 (czerwiec 2002): 573–82. http://dx.doi.org/10.1142/s0129156402001472.
Pełny tekst źródłaEireiner, M., S. Henzler, X. Zhang, J. Berthold i D. Schmitt-Landsiedel. "Impact of on-chip inductance on power supply integrity". Advances in Radio Science 6 (26.05.2008): 227–32. http://dx.doi.org/10.5194/ars-6-227-2008.
Pełny tekst źródłaLi, Jun Hui, Lei Han, Ji An Duan i Jue Zhong. "Features of Machine Variables in Thermosonic Flip Chip". Key Engineering Materials 339 (maj 2007): 257–62. http://dx.doi.org/10.4028/www.scientific.net/kem.339.257.
Pełny tekst źródłaYin, Feng Ling, Bing Quan Huo, Hai Bo Wang i Long Cheng. "A Design for Power Supply Monitoring". Advanced Materials Research 912-914 (kwiecień 2014): 1061–64. http://dx.doi.org/10.4028/www.scientific.net/amr.912-914.1061.
Pełny tekst źródłaLaha, Soumyasanta, Savas Kaya, David W. Matolak, William Rayess, Dominic DiTomaso i Avinash Kodi. "A New Frontier in Ultralow Power Wireless Links: Network-on-Chip and Chip-to-Chip Interconnects". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 34, nr 2 (luty 2015): 186–98. http://dx.doi.org/10.1109/tcad.2014.2379640.
Pełny tekst źródłaPathak, Divya, Houman Homayoun i Ioannis Savidis. "Smart Grid on Chip: Work Load-Balanced On-Chip Power Delivery". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 25, nr 9 (wrzesień 2017): 2538–51. http://dx.doi.org/10.1109/tvlsi.2017.2699644.
Pełny tekst źródłaKose, Selçuk, i Eby G. Friedman. "Distributed On-Chip Power Delivery". IEEE Journal on Emerging and Selected Topics in Circuits and Systems 2, nr 4 (grudzień 2012): 704–13. http://dx.doi.org/10.1109/jetcas.2012.2226378.
Pełny tekst źródłaRozprawy doktorskie na temat "Power Chip on Chip"
Belfiore, Guido, Laszlo Szilagyi, Ronny Henker i Frank Ellinger. "Low power laser driver design in 28nm CMOS for on-chip and chip-to-chip optical interconnect". SPIE, 2015. https://tud.qucosa.de/id/qucosa%3A34801.
Pełny tekst źródłaOchana, Andrew. "Power cycling of flip chip assemblies". Thesis, Loughborough University, 2004. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.418328.
Pełny tekst źródłaMischenko, Alexandre. "On-chip cooling and power generation". Thesis, University of Cambridge, 2007. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.612857.
Pełny tekst źródłaPeter, Eldhose. "Power efficient on-chip optical interconnects". Thesis, IIT Delhi, 2016. http://localhost:8080/iit/handle/2074/7224.
Pełny tekst źródłaWu, Wei-Chung. "On-chip charge pumps". Diss., Georgia Institute of Technology, 2001. http://hdl.handle.net/1853/13451.
Pełny tekst źródłaHamwi, Khawla. "Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip". Thesis, Brest, 2013. http://www.theses.fr/2013BRES0029.
Pełny tekst źródłaMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Hamwi, Khawla. "Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip". Electronic Thesis or Diss., Brest, 2013. http://www.theses.fr/2013BRES0029.
Pełny tekst źródłaMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Lai, Yin Hing. "High power flip-chip light emitting diode /". View abstract or full-text, 2004. http://library.ust.hk/cgi/db/thesis.pl?ELEC%202004%20LAI.
Pełny tekst źródłaIncludes bibliographical references (leaves 60-68). Also available in electronic version. Access restricted to campus users.
Singhal, Rohit. "Data integrity for on-chip interconnects". Texas A&M University, 2003. http://hdl.handle.net/1969.1/5929.
Pełny tekst źródłaOberle, Michael. "Low power systems-on-chip for biomedical applications /". [S.l.] : [s.n.], 2002. http://e-collection.ethbib.ethz.ch/show?type=diss&nr=14509.
Pełny tekst źródłaKsiążki na temat "Power Chip on Chip"
Allard, Bruno, red. Power Systems-On-Chip. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.
Pełny tekst źródłaSilvano, Cristina, Marcello Lajolo i Gianluca Palermo, red. Low Power Networks-on-Chip. Boston, MA: Springer US, 2011. http://dx.doi.org/10.1007/978-1-4419-6911-8.
Pełny tekst źródłaSilvano, Cristina. Low Power Networks-on-Chip. Boston, MA: Springer Science+Business Media, LLC, 2011.
Znajdź pełny tekst źródłaVaisband, Inna P., Renatas Jakushokas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse i Eby G. Friedman. On-Chip Power Delivery and Management. Cham: Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-29395-0.
Pełny tekst źródłaHu, John, i Mohammed Ismail. CMOS High Efficiency On-chip Power Management. New York, NY: Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-9526-1.
Pełny tekst źródłaHu, John. CMOS High Efficiency On-chip Power Management. New York, NY: Springer Science+Business Media, LLC, 2011.
Znajdź pełny tekst źródłaTanzawa, Toru. On-chip High-Voltage Generator Design. New York, NY: Springer New York, 2013.
Znajdź pełny tekst źródłaTanzawa, Toru. On-chip high-voltage generator design. New York: Springer, 2013.
Znajdź pełny tekst źródłaJakushokas, Renatas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse i Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. New York, NY: Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-7871-4.
Pełny tekst źródłaPopovich, Mikhhail, Andrey V. Mezhiba i Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. Boston, MA: Springer US, 2008. http://dx.doi.org/10.1007/978-0-387-71601-5.
Pełny tekst źródłaCzęści książek na temat "Power Chip on Chip"
Veendrick, Harry. "Chip Performance and Power". W Bits on Chips, 189–201. Cham: Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-319-76096-4_11.
Pełny tekst źródłaItoh, Kiyoo. "Low-Power Memory Circuits". W VLSI Memory Chip Design, 389–423. Berlin, Heidelberg: Springer Berlin Heidelberg, 2001. http://dx.doi.org/10.1007/978-3-662-04478-0_7.
Pełny tekst źródłaSchuermans, Stefan, i Rainer Leupers. "Network on Chip Experiments". W Power Estimation on Electronic System Level using Linear Power Models, 97–140. Cham: Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-030-01875-7_5.
Pełny tekst źródłaAlou, Pedro, José A. Cobos, Jesus A. Oliver, Bruno Allard, Benôit Labbe, Aleksandar Prodic i Aleksandar Radic. "Control Strategies and CAD Approach". W Power Systems-On-Chip, 1–92. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch1.
Pełny tekst źródłaKulkarni, Santosh, i Cian O'Mathuna. "Magnetic Components for Increased Power Density". W Power Systems-On-Chip, 93–132. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch2.
Pełny tekst źródłaVoiron, Frédéric. "Dielectric Components for Increased Power Density". W Power Systems-On-Chip, 133–55. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch3.
Pełny tekst źródłaLabbe, Benoît, i Bruno Allard. "On-board Power Management DC/DC Inductive Converter". W Power Systems-On-Chip, 157–77. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch4.
Pełny tekst źródłaPillonnet, Gael, Thomas Souvignet i Bruno Allard. "On-Chip Power Management DC/DC Switched-Capacitor Converter". W Power Systems-On-Chip, 179–212. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch5.
Pełny tekst źródłaMartin, Christian, Florian Neveu i Bruno Allard. "High-Switching Frequency Inductive DC/DC Converters". W Power Systems-On-Chip, 213–47. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch6.
Pełny tekst źródłaProdic, Aleksandar, Sheikh Mohammad Ahsanuzzaman, Behzad Mahdavikhah i Timothy McRae. "Hybrid and Multi-level Converter Topologies for On-Chip Implementation of Reduced Voltage-Swing Converters". W Power Systems-On-Chip, 249–83. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch7.
Pełny tekst źródłaStreszczenia konferencji na temat "Power Chip on Chip"
Wang, Zihao, Dexian Yan, Wenze Yuan, Xiaomeng Liu, Sheng Ding, Xiangjun Li, Zhaochun Wu, Lu Nie i Xiaohai Cui. "Study on CPW Microwave Power Sensor Chip". W 2024 International Conference on Microwave and Millimeter Wave Technology (ICMMT), 1–3. IEEE, 2024. http://dx.doi.org/10.1109/icmmt61774.2024.10672367.
Pełny tekst źródłaWang, Peng, F. Patrick McCluskey i Avram Bar-Cohen. "Isothermalization of an IGBT Power Electronic Chip". W ASME 2010 International Mechanical Engineering Congress and Exposition. ASMEDC, 2010. http://dx.doi.org/10.1115/imece2010-41019.
Pełny tekst źródłaNovotny, M., J. Jankovsky i I. Szendiuch. "Chip Power Interconnection". W 2007 30th International Spring Seminar on Electronics Technology. IEEE, 2007. http://dx.doi.org/10.1109/isse.2007.4432844.
Pełny tekst źródłaCarley, Larry Richard. "Chip-to-chip RF Communications and Power Delivery via On-chip Antennas". W the 24th Annual International Conference. New York, New York, USA: ACM Press, 2018. http://dx.doi.org/10.1145/3241539.3270100.
Pełny tekst źródłaTesta, Paolo Valerio, Vincent Ries, Corrado Carta i Frank Ellinger. "200 GHz chip-to-chip wireless power transfer". W 2018 IEEE Radio and Wireless Symposium (RWS). IEEE, 2018. http://dx.doi.org/10.1109/rws.2018.8304962.
Pełny tekst źródłaOveis-Gharan, Masoud, i Gul Khan. "Power and Chip-Area Aware Network-on-Chip Modeling for System on Chip Simulation". W Seventh International Conference on Simulation Tools and Techniques. ICST, 2014. http://dx.doi.org/10.4108/icst.simutools.2014.254626.
Pełny tekst źródłaGonzalez-Nino, David, Lauren Boteler, Damian P. Urciuoli, Iain M. Kierzewski, Dimeji Ibitayo i Pedro O. Quintero. "Multifunctional Chip for Use in Thermal Analysis of Power Systems". W ASME 2018 International Technical Conference and Exhibition on Packaging and Integration of Electronic and Photonic Microsystems. American Society of Mechanical Engineers, 2018. http://dx.doi.org/10.1115/ipack2018-8355.
Pełny tekst źródłaParhizi, Mohammad, Ali Akbar Merrikh i Ankur Jain. "Investigation of Two-Phase, Vapor Chamber Based Thermal Management of Multiple Microserver Chips". W ASME 2014 International Mechanical Engineering Congress and Exposition. American Society of Mechanical Engineers, 2014. http://dx.doi.org/10.1115/imece2014-39928.
Pełny tekst źródłaFOK, C. W., i D. L. PULFREY. "FULL-CHIP POWER-SUPPLY NOISE: THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE". W Proceedings of the 2002 Workshop on Frontiers in Electronics (WOFE-02). WORLD SCIENTIFIC, 2003. http://dx.doi.org/10.1142/9789812796912_0031.
Pełny tekst źródłaRoberts, Jordan, M. Kaysar Rahim, Jeffrey C. Suhling, Richard C. Jaeger, Pradeep Lall i Ron Zhang. "Characterization of Die Stress Distributions in Area Array Flip Chip Packaging". W ASME 2009 InterPACK Conference collocated with the ASME 2009 Summer Heat Transfer Conference and the ASME 2009 3rd International Conference on Energy Sustainability. ASMEDC, 2009. http://dx.doi.org/10.1115/interpack2009-89383.
Pełny tekst źródłaRaporty organizacyjne na temat "Power Chip on Chip"
Rahman, Abdur, Mohammad Marufuzzaman, Jason Street, James Wooten, Veera Gnaneswar Gude, Randy Buchanan i Haifeng Wang. A comprehensive review on wood chip moisture content assessment and prediction. Engineer Research and Development Center (U.S.), luty 2024. http://dx.doi.org/10.21079/11681/48220.
Pełny tekst źródłaLee, Fred, Qiang Li, Yipeng Su, Shu Ji, David Reusch, Dongbin Hou, Mingkai Mu i Wenli Zhang. Power Supplies on a Chip (PSOC). Office of Scientific and Technical Information (OSTI), styczeń 2015. http://dx.doi.org/10.2172/1167001.
Pełny tekst źródłaMehrotra, Vivek. Integrated Power Chip Converter for Solid State Lighting. Office of Scientific and Technical Information (OSTI), wrzesień 2013. http://dx.doi.org/10.2172/1569260.
Pełny tekst źródłaMichelogiannakis, George, i John Shalf. Variable-Width Datapath for On-Chip Network Static Power Reduction. Office of Scientific and Technical Information (OSTI), listopad 2013. http://dx.doi.org/10.2172/1164909.
Pełny tekst źródłaSCHROEPPEL, RICHARD C., CHERYL L. BEAVER, TIMOTHY J. DRAELOS, RITA A. GONZALES i RUSSELL D. MILLER. A Low-Power VHDL Design for an Elliptic Curve Digital Signature Chip. Office of Scientific and Technical Information (OSTI), wrzesień 2002. http://dx.doi.org/10.2172/802030.
Pełny tekst źródłaPande, Kanupriya. Power Chic. Ames: Iowa State University, Digital Repository, 2014. http://dx.doi.org/10.31274/itaa_proceedings-180814-991.
Pełny tekst źródłaHorowitz, Mark, Don Stark, Zain Asgar, Omid Azizi, Rehan Hameed, Wajahat Qadeer, Ofer Shacham i Megan Wachs. Chip Generators Study. Fort Belvoir, VA: Defense Technical Information Center, grudzień 2008. http://dx.doi.org/10.21236/ada505937.
Pełny tekst źródłaVIANCO, PAUL T., i STEVEN N. BURCHETT. Solder Joint Reliability Predictions for Leadless Chip Resistors, Chip Capacitors, and Ferrite Chip Inductors Using the SRS Software. Office of Scientific and Technical Information (OSTI), sierpień 2001. http://dx.doi.org/10.2172/783992.
Pełny tekst źródłaDally, William J., i Charles L. Seitz. The Torus Routing Chip. Fort Belvoir, VA: Defense Technical Information Center, styczeń 1986. http://dx.doi.org/10.21236/ada442968.
Pełny tekst źródłaSolomon, Emilia A. NMJ-on-a-chip. Office of Scientific and Technical Information (OSTI), lipiec 2018. http://dx.doi.org/10.2172/1459852.
Pełny tekst źródła