Gotowa bibliografia na temat „PCoC - Power Chip on Chip”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Zobacz listy aktualnych artykułów, książek, rozpraw, streszczeń i innych źródeł naukowych na temat „PCoC - Power Chip on Chip”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Artykuły w czasopismach na temat "PCoC - Power Chip on Chip"
Tan, N., i S. Eriksson. "Low-power chip-to-chip communication circuits". Electronics Letters 30, nr 21 (13.10.1994): 1732–33. http://dx.doi.org/10.1049/el:19941178.
Pełny tekst źródłaYerman, AlexanderJ. "4538170 Power chip package". Microelectronics Reliability 26, nr 3 (styczeń 1986): 594. http://dx.doi.org/10.1016/0026-2714(86)90686-4.
Pełny tekst źródłaFOK, C. W., i D. L. PULFREY. "FULL-CHIP POWER-SUPPLY NOISE: THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE". International Journal of High Speed Electronics and Systems 12, nr 02 (czerwiec 2002): 573–82. http://dx.doi.org/10.1142/s0129156402001472.
Pełny tekst źródłaLaha, Soumyasanta, Savas Kaya, David W. Matolak, William Rayess, Dominic DiTomaso i Avinash Kodi. "A New Frontier in Ultralow Power Wireless Links: Network-on-Chip and Chip-to-Chip Interconnects". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 34, nr 2 (luty 2015): 186–98. http://dx.doi.org/10.1109/tcad.2014.2379640.
Pełny tekst źródłaEireiner, M., S. Henzler, X. Zhang, J. Berthold i D. Schmitt-Landsiedel. "Impact of on-chip inductance on power supply integrity". Advances in Radio Science 6 (26.05.2008): 227–32. http://dx.doi.org/10.5194/ars-6-227-2008.
Pełny tekst źródłaPathak, Divya, Houman Homayoun i Ioannis Savidis. "Smart Grid on Chip: Work Load-Balanced On-Chip Power Delivery". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 25, nr 9 (wrzesień 2017): 2538–51. http://dx.doi.org/10.1109/tvlsi.2017.2699644.
Pełny tekst źródłaKose, Selçuk, i Eby G. Friedman. "Distributed On-Chip Power Delivery". IEEE Journal on Emerging and Selected Topics in Circuits and Systems 2, nr 4 (grudzień 2012): 704–13. http://dx.doi.org/10.1109/jetcas.2012.2226378.
Pełny tekst źródłaCostlow, T. "Vision chip slashes power consumption". IEEE Intelligent Systems 18, nr 6 (listopad 2003): 6–7. http://dx.doi.org/10.1109/mis.2003.1249162.
Pełny tekst źródłaPerotto, J.-F., C. Piguet i C. Voirol. "One-chip low-power multiprocessor". Microprocessing and Microprogramming 28, nr 1-5 (marzec 1990): 129–32. http://dx.doi.org/10.1016/0165-6074(90)90161-2.
Pełny tekst źródłaLi, Jun Hui, Lei Han, Ji An Duan i Jue Zhong. "Features of Machine Variables in Thermosonic Flip Chip". Key Engineering Materials 339 (maj 2007): 257–62. http://dx.doi.org/10.4028/www.scientific.net/kem.339.257.
Pełny tekst źródłaRozprawy doktorskie na temat "PCoC - Power Chip on Chip"
Derkacz, Pawel. "Convertisseur GaN optimisé vis-à-vis de la CEM". Electronic Thesis or Diss., Université Grenoble Alpes, 2024. http://www.theses.fr/2024GRALT067.
Pełny tekst źródłaThe thesis investigates the possibility of EMI mitigation for power electronic converters with GaN transistors in three key areas: control strategy, layout design, and integrated magnetic filter. Based on a Buck converter, the contribution of hard and soft switching to the generated conducted noise (Common Mode (CM) and Differential Mode (DM)) has been investigated. The positive effect of soft switching on EMI reduction in a specific frequency range was demonstrated. The impact of layout design attributes was also observed and the need to optimize it was highlighted. Next, a detailed study of the identification of parasitic elements in a single inverter leg is presented. Specific areas of concern were detailed and considered later in the thesis. The developed simulation workflow in Digital Twin used to study the impact of individual layout elements on EMC is presented. The laboratory test bench used for EMC measurements is also presented, together with a description of the necessary experimental precautions. Furthermore, the two key concepts implemented in the layout - shielding and Power-Chip-on-Chip (PCoC) - are presented. Their effectiveness in reducing EMI by almost 20~dB was confirmed by simulation and experiment. Finally, the Integrated Inductor concept is presented, which can be implemented together with the previous solutions. The effectiveness of a planar Integrated Inductor connected to the middle point of the bridge was demonstrated by simulation studies. The author's method for identifying the impedance of the Integrated Inductor and the key parasitic elements (in terms of EMC) has also been developed and presented in details. In conclusion, the work presents a series of solutions that significantly reduce EMI in GaN-based converters, which have been validated by simulation and experiment and can be applied to all types of power electronic converters
Belfiore, Guido, Laszlo Szilagyi, Ronny Henker i Frank Ellinger. "Low power laser driver design in 28nm CMOS for on-chip and chip-to-chip optical interconnect". SPIE, 2015. https://tud.qucosa.de/id/qucosa%3A34801.
Pełny tekst źródłaOchana, Andrew. "Power cycling of flip chip assemblies". Thesis, Loughborough University, 2004. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.418328.
Pełny tekst źródłaMischenko, Alexandre. "On-chip cooling and power generation". Thesis, University of Cambridge, 2007. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.612857.
Pełny tekst źródłaPeter, Eldhose. "Power efficient on-chip optical interconnects". Thesis, IIT Delhi, 2016. http://localhost:8080/iit/handle/2074/7224.
Pełny tekst źródłaWu, Wei-Chung. "On-chip charge pumps". Diss., Georgia Institute of Technology, 2001. http://hdl.handle.net/1853/13451.
Pełny tekst źródłaHamwi, Khawla. "Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip". Thesis, Brest, 2013. http://www.theses.fr/2013BRES0029.
Pełny tekst źródłaMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Hamwi, Khawla. "Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip". Electronic Thesis or Diss., Brest, 2013. http://www.theses.fr/2013BRES0029.
Pełny tekst źródłaMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Lai, Yin Hing. "High power flip-chip light emitting diode /". View abstract or full-text, 2004. http://library.ust.hk/cgi/db/thesis.pl?ELEC%202004%20LAI.
Pełny tekst źródłaIncludes bibliographical references (leaves 60-68). Also available in electronic version. Access restricted to campus users.
Singhal, Rohit. "Data integrity for on-chip interconnects". Texas A&M University, 2003. http://hdl.handle.net/1969.1/5929.
Pełny tekst źródłaKsiążki na temat "PCoC - Power Chip on Chip"
Allard, Bruno, red. Power Systems-On-Chip. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.
Pełny tekst źródłaSilvano, Cristina, Marcello Lajolo i Gianluca Palermo, red. Low Power Networks-on-Chip. Boston, MA: Springer US, 2011. http://dx.doi.org/10.1007/978-1-4419-6911-8.
Pełny tekst źródłaSilvano, Cristina. Low Power Networks-on-Chip. Boston, MA: Springer Science+Business Media, LLC, 2011.
Znajdź pełny tekst źródłaVaisband, Inna P., Renatas Jakushokas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse i Eby G. Friedman. On-Chip Power Delivery and Management. Cham: Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-29395-0.
Pełny tekst źródłaHu, John, i Mohammed Ismail. CMOS High Efficiency On-chip Power Management. New York, NY: Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-9526-1.
Pełny tekst źródłaHu, John. CMOS High Efficiency On-chip Power Management. New York, NY: Springer Science+Business Media, LLC, 2011.
Znajdź pełny tekst źródłaTanzawa, Toru. On-chip High-Voltage Generator Design. New York, NY: Springer New York, 2013.
Znajdź pełny tekst źródłaJakushokas, Renatas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse i Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. New York, NY: Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-7871-4.
Pełny tekst źródłaPopovich, Mikhhail, Andrey V. Mezhiba i Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. Boston, MA: Springer US, 2008. http://dx.doi.org/10.1007/978-0-387-71601-5.
Pełny tekst źródłaJakushokas, Renatas. Power distribution networks with on-chip decoupling capacitors. Wyd. 2. New York: Springer, 2011.
Znajdź pełny tekst źródłaCzęści książek na temat "PCoC - Power Chip on Chip"
Veendrick, Harry. "Chip Performance and Power". W Bits on Chips, 189–201. Cham: Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-319-76096-4_11.
Pełny tekst źródłaSchuermans, Stefan, i Rainer Leupers. "Network on Chip Experiments". W Power Estimation on Electronic System Level using Linear Power Models, 97–140. Cham: Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-030-01875-7_5.
Pełny tekst źródłaItoh, Kiyoo. "Low-Power Memory Circuits". W VLSI Memory Chip Design, 389–423. Berlin, Heidelberg: Springer Berlin Heidelberg, 2001. http://dx.doi.org/10.1007/978-3-662-04478-0_7.
Pełny tekst źródłaElrabaa, Muhammad S., Issam S. Abu-Khater i Mohamed I. Elmasry. "BiCMOS On-Chip Drivers". W Advanced Low-Power Digital Circuit Techniques, 125–52. Boston, MA: Springer US, 1997. http://dx.doi.org/10.1007/978-1-4419-8546-0_6.
Pełny tekst źródłaBracke, Wouter, Robert Puers i Chris Van Hoof. "Generic Sensor Interface Chip". W Ultra Low Power Capacitive Sensor Interfaces, 17–72. Dordrecht: Springer Netherlands, 2007. http://dx.doi.org/10.1007/978-1-4020-6232-2_3.
Pełny tekst źródłaBakker, Fred. "The computer chip industry". W Unleashing the Power of European Innovation, 111–18. London: Routledge, 2024. http://dx.doi.org/10.4324/9781032703381-18.
Pełny tekst źródłaAlou, Pedro, José A. Cobos, Jesus A. Oliver, Bruno Allard, Benôit Labbe, Aleksandar Prodic i Aleksandar Radic. "Control Strategies and CAD Approach". W Power Systems-On-Chip, 1–92. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch1.
Pełny tekst źródłaKulkarni, Santosh, i Cian O'Mathuna. "Magnetic Components for Increased Power Density". W Power Systems-On-Chip, 93–132. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch2.
Pełny tekst źródłaVoiron, Frédéric. "Dielectric Components for Increased Power Density". W Power Systems-On-Chip, 133–55. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch3.
Pełny tekst źródłaLabbe, Benoît, i Bruno Allard. "On-board Power Management DC/DC Inductive Converter". W Power Systems-On-Chip, 157–77. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch4.
Pełny tekst źródłaStreszczenia konferencji na temat "PCoC - Power Chip on Chip"
Wang, Zihao, Dexian Yan, Wenze Yuan, Xiaomeng Liu, Sheng Ding, Xiangjun Li, Zhaochun Wu, Lu Nie i Xiaohai Cui. "Study on CPW Microwave Power Sensor Chip". W 2024 International Conference on Microwave and Millimeter Wave Technology (ICMMT), 1–3. IEEE, 2024. http://dx.doi.org/10.1109/icmmt61774.2024.10672367.
Pełny tekst źródłaXu, Yang, Iqbal Husain, Harvey West, Wensong Yu i Douglas Hopkins. "Development of an ultra-high density Power Chip on Bus (PCoB) module". W 2016 IEEE Energy Conversion Congress and Exposition (ECCE). IEEE, 2016. http://dx.doi.org/10.1109/ecce.2016.7855040.
Pełny tekst źródłaNovotny, M., J. Jankovsky i I. Szendiuch. "Chip Power Interconnection". W 2007 30th International Spring Seminar on Electronics Technology. IEEE, 2007. http://dx.doi.org/10.1109/isse.2007.4432844.
Pełny tekst źródłaCarley, Larry Richard. "Chip-to-chip RF Communications and Power Delivery via On-chip Antennas". W the 24th Annual International Conference. New York, New York, USA: ACM Press, 2018. http://dx.doi.org/10.1145/3241539.3270100.
Pełny tekst źródłaTesta, Paolo Valerio, Vincent Ries, Corrado Carta i Frank Ellinger. "200 GHz chip-to-chip wireless power transfer". W 2018 IEEE Radio and Wireless Symposium (RWS). IEEE, 2018. http://dx.doi.org/10.1109/rws.2018.8304962.
Pełny tekst źródłaOveis-Gharan, Masoud, i Gul Khan. "Power and Chip-Area Aware Network-on-Chip Modeling for System on Chip Simulation". W Seventh International Conference on Simulation Tools and Techniques. ICST, 2014. http://dx.doi.org/10.4108/icst.simutools.2014.254626.
Pełny tekst źródłaFOK, C. W., i D. L. PULFREY. "FULL-CHIP POWER-SUPPLY NOISE: THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE". W Proceedings of the 2002 Workshop on Frontiers in Electronics (WOFE-02). WORLD SCIENTIFIC, 2003. http://dx.doi.org/10.1142/9789812796912_0031.
Pełny tekst źródłaMeijer, M., J. P. de Gyvez i R. Otten. "On-chip digital power supply control for system-on-chip applications". W ISLPED '05. Proceedings of the 2005 International Symposium on Low Power Electronics and Design. IEEE, 2005. http://dx.doi.org/10.1109/lpe.2005.195537.
Pełny tekst źródłaMeijer, Maurice, José Pineda de Gyvez i Ralph Otten. "On-chip digital power supply control for system-on-chip applications". W the 2005 international symposium. New York, New York, USA: ACM Press, 2005. http://dx.doi.org/10.1145/1077603.1077677.
Pełny tekst źródłaOnizuka, Kohei, Makoto Takamiya, Hiroshi Kawaguchi i Takayasu Sakurai. "A design methodology of chip-to-chip wireless power transmission system". W 2007 IEEE International Conference on Integrated Circuit Design and Technology. IEEE, 2007. http://dx.doi.org/10.1109/icicdt.2007.4299559.
Pełny tekst źródłaRaporty organizacyjne na temat "PCoC - Power Chip on Chip"
Lee, Fred, Qiang Li, Yipeng Su, Shu Ji, David Reusch, Dongbin Hou, Mingkai Mu i Wenli Zhang. Power Supplies on a Chip (PSOC). Office of Scientific and Technical Information (OSTI), styczeń 2015. http://dx.doi.org/10.2172/1167001.
Pełny tekst źródłaMehrotra, Vivek. Integrated Power Chip Converter for Solid State Lighting. Office of Scientific and Technical Information (OSTI), wrzesień 2013. http://dx.doi.org/10.2172/1569260.
Pełny tekst źródłaMichelogiannakis, George, i John Shalf. Variable-Width Datapath for On-Chip Network Static Power Reduction. Office of Scientific and Technical Information (OSTI), listopad 2013. http://dx.doi.org/10.2172/1164909.
Pełny tekst źródłaSCHROEPPEL, RICHARD C., CHERYL L. BEAVER, TIMOTHY J. DRAELOS, RITA A. GONZALES i RUSSELL D. MILLER. A Low-Power VHDL Design for an Elliptic Curve Digital Signature Chip. Office of Scientific and Technical Information (OSTI), wrzesień 2002. http://dx.doi.org/10.2172/802030.
Pełny tekst źródłaRahman, Abdur, Mohammad Marufuzzaman, Jason Street, James Wooten, Veera Gnaneswar Gude, Randy Buchanan i Haifeng Wang. A comprehensive review on wood chip moisture content assessment and prediction. Engineer Research and Development Center (U.S.), luty 2024. http://dx.doi.org/10.21079/11681/48220.
Pełny tekst źródłaRaychev, Nikolay. Can human thoughts be encoded, decoded and manipulated to achieve symbiosis of the brain and the machine. Web of Open Science, październik 2020. http://dx.doi.org/10.37686/nsrl.v1i2.76.
Pełny tekst źródłaSela, Hanan, Eduard Akhunov i Brian J. Steffenson. Population genomics, linkage disequilibrium and association mapping of stripe rust resistance genes in wild emmer wheat, Triticum turgidum ssp. dicoccoides. United States Department of Agriculture, styczeń 2014. http://dx.doi.org/10.32747/2014.7598170.bard.
Pełny tekst źródła