Gotowa bibliografia na temat „CHIRP INPUT”
Utwórz poprawne odniesienie w stylach APA, MLA, Chicago, Harvard i wielu innych
Zobacz listy aktualnych artykułów, książek, rozpraw, streszczeń i innych źródeł naukowych na temat „CHIRP INPUT”.
Przycisk „Dodaj do bibliografii” jest dostępny obok każdej pracy w bibliografii. Użyj go – a my automatycznie utworzymy odniesienie bibliograficzne do wybranej pracy w stylu cytowania, którego potrzebujesz: APA, MLA, Harvard, Chicago, Vancouver itp.
Możesz również pobrać pełny tekst publikacji naukowej w formacie „.pdf” i przeczytać adnotację do pracy online, jeśli odpowiednie parametry są dostępne w metadanych.
Artykuły w czasopismach na temat "CHIRP INPUT"
Liu, Weici. "Effect of initial chirp for input pulse on supercontinuum generation". Journal of Physics: Conference Series 2029, nr 1 (1.09.2021): 012019. http://dx.doi.org/10.1088/1742-6596/2029/1/012019.
Pełny tekst źródłaMulsow, Jason, James J. Finneran, Madelyn G. Strahan, Dorian S. Houser i Robert F. Burkard. "Input compensation of dolphin and sea lion auditory brainstem responses using frequency-modulated up-chirps". Journal of the Acoustical Society of America 154, nr 2 (1.08.2023): 739–50. http://dx.doi.org/10.1121/10.0020566.
Pełny tekst źródłaSolyman, Ahmad AA, Hani Attar, Mohammad R. Khosravi i Baki Koyuncu. "MIMO-OFDM/OCDM low-complexity equalization under a doubly dispersive channel in wireless sensor networks". International Journal of Distributed Sensor Networks 16, nr 6 (czerwiec 2020): 155014772091295. http://dx.doi.org/10.1177/1550147720912950.
Pełny tekst źródłavan Brederode, J. F. M., i A. J. Berger. "GAD67-GFP+ Neurons in the Nucleus of Roller. II. Subthreshold and Firing Resonance Properties". Journal of Neurophysiology 105, nr 1 (styczeń 2011): 249–78. http://dx.doi.org/10.1152/jn.00492.2010.
Pełny tekst źródłaTang, Qing, i Guanshen Zhang. "Chirp encoded joint transform correlators with input scale search". Optics Communications 107, nr 1-2 (kwiecień 1994): 23–27. http://dx.doi.org/10.1016/0030-4018(94)90097-3.
Pełny tekst źródłaTan, See Ling, Yu-Fu Chen, Chieh-Yu Liu, Kuo-Chung Chu i Pei-Chun Li. "Shortened neural conduction time in young adults with tinnitus as revealed by chirp-evoked auditory brainstem response". Journal of the Acoustical Society of America 153, nr 4 (kwiecień 2023): 2178–89. http://dx.doi.org/10.1121/10.0017789.
Pełny tekst źródłaMunaweera, P. C. T., i K. A. I. L. Wijewardena Gamalath. "Simulation of Pulse Propagation in Optical Fibers". International Letters of Chemistry, Physics and Astronomy 64 (luty 2016): 159–70. http://dx.doi.org/10.18052/www.scipress.com/ilcpa.64.159.
Pełny tekst źródłaMunaweera, P. C. T., i K. A. I. L. Wijewardena Gamalath. "Simulation of Pulse Propagation in Optical Fibers". International Letters of Chemistry, Physics and Astronomy 64 (15.02.2016): 159–70. http://dx.doi.org/10.56431/p-qb35f6.
Pełny tekst źródłaZupanc, Günther K. H., i Leonard Maler. "Evoked chirping in the weakly electric fish Apteronotus leptorhynchus: a quantitative biophysical analysis". Canadian Journal of Zoology 71, nr 11 (1.11.1993): 2301–10. http://dx.doi.org/10.1139/z93-323.
Pełny tekst źródłaDon, Manuel, Claus Elberling i Erin Maloff. "Input and Output Compensation for the Cochlear Traveling Wave Delay in Wide-Band ABR Recordings: Implications for Small Acoustic Tumor Detection". Journal of the American Academy of Audiology 20, nr 02 (luty 2009): 099–108. http://dx.doi.org/10.3766/jaaa.20.2.3.
Pełny tekst źródłaRozprawy doktorskie na temat "CHIRP INPUT"
Hadi, Muhammad Usman. "Digital predistortion for compensation of nonlinearities in Radio over Fiber Links". Master's thesis, Alma Mater Studiorum - Università di Bologna, 2016.
Znajdź pełny tekst źródłaLinke, Kevin Robert. "An on-chip input driver for a high-voltage SAR ADC". Thesis, Massachusetts Institute of Technology, 2014. http://hdl.handle.net/1721.1/91837.
Pełny tekst źródłaCataloged from PDF version of thesis.
Includes bibliographical references (page 49).
This thesis describes the design of a novel on-chip input driver for a SAR ADC. The driver achieves performance gains relative to off-chip alternatives by being integrated into the signal path of the ADC between the sampling switches and sampling capacitor. This placement allows for auto-zeroing the offset of the driver and reducing flicker noise. Additional performance benefits are possible because the driver can be optimized for the specific load and timings of the ADC. The most important benefit of an on-chip input driver is that it simplifies the design process for the ADC user by eliminating the external op-amp and reducing the constraints on the external filter by reducing input current load. Design simplicity is especially important to users in high-voltage SAR ADC applications, so the input driver is designed for an ADC with a +/- 10.24 V input range and +/- 15 V supply rails. This high-voltage input relaxes noise and headroom constraints, but makes device overvoltage a significant concern. The driver is designed in a BiCMOS process, and simulation results with a computer-modeled ADC are presented here. In these simulations, the driver achieves a THD of -124.7 dB at 2 kHz and a noise voltage spectral density of 5.5 nV / [square root of] Hz with a power consumption of 27.6 mW. The LT1469, an example of a state-of-the-art external input driver, has a THD of -123 dB at 2 kHz, a noise voltage spectral density of 5 nV / [square root of] Hz, and a power consumption of 123 mW.
by Kevin Robert Linke.
M. Eng.
Zhu, Yan. "Microfluidic Technology for Low-Input Epigenomic Analysis". Diss., Virginia Tech, 2018. http://hdl.handle.net/10919/83402.
Pełny tekst źródłaPh. D.
Fan, Su Yan. "Wide-input-range supply voltage tolerant capacitive sensor readout using on-chip solar cell". Thesis, University of Macau, 2015. http://umaclib3.umac.mo/record=b3335734.
Pełny tekst źródłaBurrow, Ryan David. "Enhancing Input/Output Correctness, Protection, Performance, and Scalability for Process Control Platforms". Thesis, Virginia Tech, 2019. http://hdl.handle.net/10919/89903.
Pełny tekst źródłaMaster of Science
Complex modern systems, from unmanned aircraft system to industrial plants are almost always controlled digitally. These digital control systems (DCSes) need to be verified for correctness since failures can have disastrous consequences. However, proving that a DCS will always act correctly can be infeasible if the system is too complex. In addition, with the growth of inter-connectivity of systems through the internet, malicious actors have more access than ever to attempt to cause these systems to deviate from their proper operation. This thesis seeks to solve these problems by introducing a new architecture for DCSes that uses isolated components that can be verified for correctness. In addition, safety monitors are implemented as a part of the architecture to prevent unsafe operation.
Wilson, James Edward. "Design techniques for first pass silicon in SOC radio transceivers". Columbus, Ohio : Ohio State University, 2007. http://rave.ohiolink.edu/etdc/view?acc%5Fnum=osu1180555088.
Pełny tekst źródłaZvěřina, Martin. "Výpočtová simulace procesu třískového obrábění". Master's thesis, Vysoké učení technické v Brně. Fakulta strojního inženýrství, 2010. http://www.nusl.cz/ntk/nusl-229040.
Pełny tekst źródłaYoo, Sungjong. "Electromagnetic Modeling of Multi-Dimensional Scale Problems: Nanoscale Solar Materials, RF Electronics, Wearable Antennas". Diss., The University of Arizona, 2014. http://hdl.handle.net/10150/333484.
Pełny tekst źródłaMANDAVIA, DHAIVAT. "SLIDING MODE OBSERVERS FOR OBSERVING THE DYNAMICS OF NUCLEAR REACTOR SYSTEMS". Thesis, 2016. http://dspace.dtu.ac.in:8080/jspui/handle/repository/14612.
Pełny tekst źródłaPeng, Chih-Yang, i 彭志洋. "Block and Input/Ouput Buffer Placement in Flip-Chip Design". Thesis, 2003. http://ndltd.ncl.edu.tw/handle/61649670636516290542.
Pełny tekst źródła國立臺灣大學
電子工程學研究所
91
The flip-chip package gives the highest chip density of any packaging method to support the pad-limited ASIC design. One of the most important characteristics of flip chip designs is that the input/output buffers could be placed anywhere inside a chip. For most practical designs, we have to control the timing of the input/output signals. This can be achieved through controlling the positions of bump balls, input/output buffers, and first stage/last-stage cells in a flip chip. Specifically, we intend to minimize the path length between blocks and bump balls as well as the delay skew of the paths. In this thesis, we propose a hierarchical top-down method for the block and input/output buffer placement in flip-chip design. We first cluster a block and its corresponding buffers to reduce the problem size. Then, we go into iterations of the following two steps: the alternating and interacting global optimization step and the partitioning step. The global optimization step places modules based on simulated annealing using the B*-tree representation to minimize a given cost function. The partitioning step dissects the chip into two subregions, and the modules are divided into two groups according to their coordinates and are placed in respective subregions. The two steps repeat until each subregion contains at most a given number of modules, defined by the ratio of the total module area to the chip area. At last, we refine the placement by perturbing modules inside a subregion as well as in different subregions. Compared with the placement using the B*-tree alone, our method obtains significantly better results, with an average cost of only 48.4\% of that obtained by using the B*-tree alone.
Książki na temat "CHIRP INPUT"
Nicopoulos, Chrysostomos. Network-on-Chip Architectures: A Holistic Design Exploration. Dordrecht: Springer Netherlands, 2009.
Znajdź pełny tekst źródłaElizabeth, Theibert, red. Potato chip economics: Everything you need to know about business clearly and concisely explained. Lanham: John Hunt Publishing, 2013.
Znajdź pełny tekst źródłaKeating, Michael. Simple art of SoC design: Closing the gap between RTL and ESL. New York: Springer, 2011.
Znajdź pełny tekst źródłaChen, Sao-Jie. Hardware Software Co-Design of a Multimedia SOC Platform. Dordrecht: Springer Netherlands, 2009.
Znajdź pełny tekst źródłaEmbedded SoPC design with Altera NiosII processor and VHDL examples. Hoboken, N.J: Wiley, 2011.
Znajdź pełny tekst źródłaChi-Ying, Tsui, Reis Ricardo, Choy Oliver C. S i SpringerLink (Online service), red. VLSI-SoC: Advanced Research for Systems on Chip: 19th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2011, Hong Kong, China, October 3-5, 2011, Revised Selected Papers. Berlin, Heidelberg: Springer Berlin Heidelberg, 2012.
Znajdź pełny tekst źródłaZhou, Clarence. LIN System Basis Chip Including LIN Transceiver, Voltage Regulator and Wake-Input. Microchip Technology Incorporated, 2018.
Znajdź pełny tekst źródłaWolters-Broder, Lisa. ATA663232/55 LIN System Basis Chip Including LIN Transceiver, Voltage Regulator and Wake-Input. Microchip Technology Incorporated, 2017.
Znajdź pełny tekst źródłaDas, Chita R., Springer, Chrysostomos Nicopoulos i Vijaykrishnan Narayanan. Network-on-Chip Architectures: A Holistic Design Exploration. Springer Netherlands, 2012.
Znajdź pełny tekst źródłaReis, Ricardo, Ian O'Connor, Sergei Kostin, Thomas Hollstein, Jaan Raik i Anton Tšertov. VLSI-SoC : System-on-Chip in the Nanoscale Era – Design, Verification and Reliability: 24th IFIP WG 10.5/IEEE International Conference on Very Large ... and Communication Technology ). Springer, 2017.
Znajdź pełny tekst źródłaCzęści książek na temat "CHIRP INPUT"
Deng, Ke, Qinye Yin, Yiwen Zhang i Ming Luo. "Chip-by-Chip Iterative Multiuser Detection for VBLAST Coded Multiple-Input Multiple-Output Systems". W Networking - ICN 2005, 26–33. Berlin, Heidelberg: Springer Berlin Heidelberg, 2005. http://dx.doi.org/10.1007/978-3-540-31957-3_4.
Pełny tekst źródłaWang, Xinyu, Zhigang Yu i Huazhen Xu. "A Simple and Efficient Input Selection Function for Networks-on-Chip". W Distributed Computing and Networking, 525–39. Berlin, Heidelberg: Springer Berlin Heidelberg, 2012. http://dx.doi.org/10.1007/978-3-642-25959-3_39.
Pełny tekst źródłaXiong, Guoqiang, Yue Cao, Jun Chen i Beixi Kong. "Screening Method of Chip-Dependent Industries Based on Input-Output Theory". W Proceedings of the Fifteenth International Conference on Management Science and Engineering Management, 275–84. Cham: Springer International Publishing, 2021. http://dx.doi.org/10.1007/978-3-030-79203-9_21.
Pełny tekst źródłaSeyd-Darwish, I., P. Chavel, J. Taboury, F. Devos, T. Maurin i R. Reynaud. "Optical Input and Output Functions for a Cellular Automaton on a Silicon Chip". W Optical Information Technology, 143–52. Berlin, Heidelberg: Springer Berlin Heidelberg, 1993. http://dx.doi.org/10.1007/978-3-642-78140-7_17.
Pełny tekst źródłaWang, Xinyu, Zhigang Yu i Huazhen Xu. "Improving Routing Efficiency for Networks-on-Chip through an Efficient Input Selection Strategy". W Future Control and Automation, 445–52. Berlin, Heidelberg: Springer Berlin Heidelberg, 2012. http://dx.doi.org/10.1007/978-3-642-31006-5_52.
Pełny tekst źródłaMuroyama, Masanori, Tohru Ishihara i Hiroto Yasuura. "Analysis of Effects of Input Arrival Time Variations on On-Chip Bus Power Consumption". W Lecture Notes in Computer Science, 62–71. Berlin, Heidelberg: Springer Berlin Heidelberg, 2009. http://dx.doi.org/10.1007/978-3-540-95948-9_7.
Pełny tekst źródłaNejad, Ebrahim Behrouzian, Ahmad Khademzadeh, Kambiz Badie, Amir Masoud Rahmani, Mohammad Behrouzian Nejad i Ahmad Zadeali. "ICAIS: Improved Contention Aware Input Selection Technique to increase routing efficiency for Network-On-Chip". W Lecture Notes in Electrical Engineering, 289–97. Berlin, Heidelberg: Springer Berlin Heidelberg, 2011. http://dx.doi.org/10.1007/978-3-642-21697-8_37.
Pełny tekst źródłaBrahma, Sandipan, i Steven Henikoff. "CUT&RUN Profiling of the Budding Yeast Epigenome". W Methods in Molecular Biology, 129–47. New York, NY: Springer US, 2022. http://dx.doi.org/10.1007/978-1-0716-2257-5_9.
Pełny tekst źródłaCruz, J. M., i L. O. Chua. "A 16 x 16 Cellular Neural Network Universal Chip: The First Complete Single-Chip Dynamic Computer Array with Distributed Memory and with Gray-Scale Input-Output". W Cellular Neural Networks and Analog VLSI, 3–13. Boston, MA: Springer US, 1998. http://dx.doi.org/10.1007/978-1-4757-4730-0_1.
Pełny tekst źródłaUma, R., H. Sarojadevi i V. Sanju. "Routing of Flits in Parallel Input Interface Scenario in a Generalized Network-On-Chip Framework Using Wormhole Flow Control Algorithm". W Emerging Research in Computing, Information, Communication and Applications, 679–93. Singapore: Springer Singapore, 2021. http://dx.doi.org/10.1007/978-981-16-1342-5_52.
Pełny tekst źródłaStreszczenia konferencji na temat "CHIRP INPUT"
Sun, Zuwen, i Natalie Baddour. "The Effect of Pulse Compression Chirp Parameters on Profilometry Information and Resolution". W ASME 2018 International Design Engineering Technical Conferences and Computers and Information in Engineering Conference. American Society of Mechanical Engineers, 2018. http://dx.doi.org/10.1115/detc2018-85613.
Pełny tekst źródłaReddy, Bhattagiri Lekhan, Kunta Prasanth Kumar, Akula Shanmukha Naga Veera Sai, K. Anuraj i S. S. Poorna. "Comparative Study of Convergence of Optimization Algorithms with Chirp Signal Input". W 2021 7th International Conference on Advanced Computing and Communication Systems (ICACCS). IEEE, 2021. http://dx.doi.org/10.1109/icaccs51430.2021.9442023.
Pełny tekst źródłaIslam, M. N., C. F. Soccolich i C. J. Chen. "All-optical time domain chirp switches". W OSA Annual Meeting. Washington, D.C.: Optica Publishing Group, 1990. http://dx.doi.org/10.1364/oam.1990.wm2.
Pełny tekst źródłaGrycewicz, Thomas J., i Bahram Javidi. "Experimental demonstration of a chirp-modulated joint transfrom correlator using separate input SLMs". W SPIE's 1995 International Symposium on Optical Science, Engineering, and Instrumentation, redaktorzy Bahram Javidi i Joseph L. Horner. SPIE, 1995. http://dx.doi.org/10.1117/12.217646.
Pełny tekst źródłaKATO, Hiroki, i Akihiro MARUTA. "Power and Chirp Tolerances of Input Pulse for Dispersion Managed Soliton Transmission System". W Optical Amplifiers and Their Applications. Washington, D.C.: OSA, 1999. http://dx.doi.org/10.1364/oaa.1999.thd8.
Pełny tekst źródłaTang, Qing, i Bahram Javidi. "Multiple-objects recognition by using chirp- encoded nonlinear joint-transform correlators". W OSA Annual Meeting. Washington, D.C.: Optica Publishing Group, 1993. http://dx.doi.org/10.1364/oam.1993.wr.3.
Pełny tekst źródłaMilián, C., A. Jarnac, Y. Brelet, V. Jukna, A. Houard, A. Mysyrowicz i A. Couairon. "Nonlinear energy deposition in water from fs-laser pulses: effect of the input chirp". W SPIE Photonics Europe, redaktorzy Benjamin J. Eggleton, Alexander L. Gaeta, Neil G. R. Broderick, Alexander V. Sergienko, Arno Rauschenbeutel i Thomas Durt. SPIE, 2014. http://dx.doi.org/10.1117/12.2051676.
Pełny tekst źródłaZachinyaev, Yuriy, i Konstantin Rumyantsev. "The optimal input optical pulse shape for the self-phase modulation based chirp generator". W INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, MATERIALS AND APPLIED SCIENCE. Author(s), 2018. http://dx.doi.org/10.1063/1.5032043.
Pełny tekst źródłaHansen, P. B., S. L. Danielsen, C. Joergensen, K. E. Stubkjaer, M. Schilling, K. Wünstel, W. Idler, P. Doussiere i F. Pommerau. "All optical wavelength conversion schemes for increased input power dynamic range". W Photonics in Switching. Washington, D.C.: Optica Publishing Group, 1997. http://dx.doi.org/10.1364/ps.1997.pthd3.
Pełny tekst źródłaAngarita, John, Daniel Doyle, Gustavo Gargioni i Jonathan Black. "Input Excitation Analysis for Black-Box Quadrotor Model System Identification". W ASME 2020 Dynamic Systems and Control Conference. American Society of Mechanical Engineers, 2020. http://dx.doi.org/10.1115/dscc2020-3159.
Pełny tekst źródłaRaporty organizacyjne na temat "CHIRP INPUT"
Thompson, Marshall, i Ramez Hajj. Flexible Pavement Recycling Techniques: A Summary of Activities. Illinois Center for Transportation, lipiec 2021. http://dx.doi.org/10.36501/0197-9191/21-022.
Pełny tekst źródła