Articoli di riviste sul tema "Spacers gate"
Cita una fonte nei formati APA, MLA, Chicago, Harvard e in molti altri stili
Vedi i top-50 articoli di riviste per l'attività di ricerca sul tema "Spacers gate".
Accanto a ogni fonte nell'elenco di riferimenti c'è un pulsante "Aggiungi alla bibliografia". Premilo e genereremo automaticamente la citazione bibliografica dell'opera scelta nello stile citazionale di cui hai bisogno: APA, MLA, Harvard, Chicago, Vancouver ecc.
Puoi anche scaricare il testo completo della pubblicazione scientifica nel formato .pdf e leggere online l'abstract (il sommario) dell'opera se è presente nei metadati.
Vedi gli articoli di riviste di molte aree scientifiche e compila una bibliografia corretta.
Weng, Chun Jen. "Etching Effects of Nanotechnology Fabrication on CMOS Transistor Gate Wafer Manufacturing Process Integration". Advanced Materials Research 154-155 (ottobre 2010): 938–41. http://dx.doi.org/10.4028/www.scientific.net/amr.154-155.938.
Testo completoWeng, Chun Jen. "Etching Process Effects of CMOS Transistor Gate Manufacturing Nanotechnology Fabrication Integration". Applied Mechanics and Materials 83 (luglio 2011): 91–96. http://dx.doi.org/10.4028/www.scientific.net/amm.83.91.
Testo completoWylie, Ian W., e N. Garry Tarr. "A new approach to gate/n− overlapped lightly doped drain structures: added gate after implantation of n− (AGAIN)". Canadian Journal of Physics 69, n. 3-4 (1 marzo 1991): 174–76. http://dx.doi.org/10.1139/p91-027.
Testo completoKumar, Padakanti Kiran, Bukya Balaji e Karumuri Srinivasa Rao. "Design and analysis of asymmetrical low-k source side spacer halo doped nanowire metal oxide semiconductor field effect transistor". International Journal of Electrical and Computer Engineering (IJECE) 13, n. 3 (1 giugno 2023): 3519. http://dx.doi.org/10.11591/ijece.v13i3.pp3519-3529.
Testo completoWostyn, Kurt, Karine Kenis, Hans Mertens, Adrian Vaisman Chasin, Andriy Hikavyy, Frank Holsteyns e Naoto Horiguchi. "Low Temperature SiGe Steam Oxide - Aqueous Hf and NH3/NF3 Remote Plasma Etching and its Implementation as Si GAA Inner Spacer". Solid State Phenomena 282 (agosto 2018): 126–31. http://dx.doi.org/10.4028/www.scientific.net/ssp.282.126.
Testo completoGuo, Mengxue, Weifeng Lü, Ziqiang Xie, Mengjie Zhao, Weijie Wei e Ying Han. "Effects of Symmetric and Asymmetric Double-Layer Spacers on a Negative-Capacitance Nanosheet Field-Effect Transistor". Journal of Nanoelectronics and Optoelectronics 17, n. 6 (1 giugno 2022): 873–82. http://dx.doi.org/10.1166/jno.2022.3266.
Testo completoDurfee, Curtis, Ivo Otto IV, Subhadeep Kal, Shanti Pancharatnam, Matthew Flaugh, Toshiki Kanaki, Matthew Rednor et al. "Epi Source-Drain Damage Mitigation During Channel Release of Stacked Nanosheet Gate-All-Around Transistors". ECS Transactions 112, n. 1 (29 settembre 2023): 45–52. http://dx.doi.org/10.1149/11201.0045ecst.
Testo completoConvertino, Clarissa, Cezar Zota, Heinz Schmid, Daniele Caimi, Marilyne Sousa, Kirsten Moselund e Lukas Czornomaz. "InGaAs FinFETs Directly Integrated on Silicon by Selective Growth in Oxide Cavities". Materials 12, n. 1 (27 dicembre 2018): 87. http://dx.doi.org/10.3390/ma12010087.
Testo completoLi, Junjie, Yongliang Li, Na Zhou, Wenjuan Xiong, Guilei Wang, Qingzhu Zhang, Anyan Du et al. "Study of Silicon Nitride Inner Spacer Formation in Process of Gate-all-around Nano-Transistors". Nanomaterials 10, n. 4 (20 aprile 2020): 793. http://dx.doi.org/10.3390/nano10040793.
Testo completoBacquié, Valentin, Aurélien Tavernier, François Boulard, Olivier Pollet e Nicolas Possémé. "Gate spacers etching of Si3N4 using cyclic approach for 3D CMOS devices". Journal of Vacuum Science & Technology A 39, n. 3 (maggio 2021): 033005. http://dx.doi.org/10.1116/6.0000871.
Testo completoKalarickal, Nidhin Kurian, Ashok Dheenan, Joe F. McGlone, Sushovan Dhara, Mark Brenner, Steven A. Ringel e Siddharth Rajan. "Demonstration of self-aligned β-Ga2O3 δ-doped MOSFETs with current density >550 mA/mm". Applied Physics Letters 122, n. 11 (13 marzo 2023): 113506. http://dx.doi.org/10.1063/5.0131996.
Testo completoNarula, Mandeep Singh, e Archana Pandey. "Performance Evaluation of Stacked Gate Oxide/High K Spacers Based Gate All Around Device Architectures at 10 nm Technology Node". Silicon 14, n. 5 (20 gennaio 2022): 2397–407. http://dx.doi.org/10.1007/s12633-022-01685-9.
Testo completoGu, Jie, Qingzhu Zhang, Zhenhua Wu, Jiaxin Yao, Zhaohao Zhang, Xiaohui Zhu, Guilei Wang et al. "Cryogenic Transport Characteristics of P-Type Gate-All-Around Silicon Nanowire MOSFETs". Nanomaterials 11, n. 2 (26 gennaio 2021): 309. http://dx.doi.org/10.3390/nano11020309.
Testo completoMo, Fabrizio, Chiara Elfi Spano, Yuri Ardesi, Massimo Ruo Roch, Gianluca Piccinini e Marco Vacca. "NS-GAAFET Compact Modeling: Technological Challenges in Sub-3-nm Circuit Performance". Electronics 12, n. 6 (21 marzo 2023): 1487. http://dx.doi.org/10.3390/electronics12061487.
Testo completoHsieh, C. S., P. C. Kao, C. S. Chiu, C. H. Hon, C. C. Fan, W. C. Kung, Z. W. Wang e E. S. Jeng. "NVM Characteristics of Single-MOSFET Cells Using Nitride Spacers With Gate-to-Drain NOI". IEEE Transactions on Electron Devices 51, n. 11 (novembre 2004): 1811–17. http://dx.doi.org/10.1109/ted.2004.836796.
Testo completoLiu, Peng, Chuncheng Xie, Feng Zhang, Jianguo Chen e Dongmin Chen. "Elimination of Gate Leakage in GaN FETs by Placing Oxide Spacers on the Mesa Sidewalls". IEEE Electron Device Letters 34, n. 10 (ottobre 2013): 1232–34. http://dx.doi.org/10.1109/led.2013.2278013.
Testo completovan Dam, D. B., M. P. J. Peeters, C. J. Curling, R. Schroeders e M. A. Verschuuren. "Application of Printable Electronics for LCD Manufacturing: Printing of TFT Gate Layers and Pillar Spacers". NIP & Digital Fabrication Conference 20, n. 1 (1 gennaio 2004): 284–90. http://dx.doi.org/10.2352/issn.2169-4451.2004.20.1.art00065_1.
Testo completoBeghalem, Hamida, Khadidja Aliliche e Ahmed Landoulsi. "Phylogeny and Sequence Analysis of Sulla species Based on Intergenic Spacers trnL-trnF". South Asian Journal of Experimental Biology 11, n. 3 (24 maggio 2021): 321–26. http://dx.doi.org/10.38150/sajeb.11(3).p321-326.
Testo completoChen, I. C., C. C. Wei e C. W. Teng. "Simple gate-to-drain overlapped MOSFETs using poly spacers for high immunity to channel hot-electron degradation". IEEE Electron Device Letters 11, n. 2 (febbraio 1990): 78–81. http://dx.doi.org/10.1109/55.46934.
Testo completoJi Hun Choi, Tae Kyun Kim, Jung Min Moon, Young Gwang Yoon, Byeong Woon Hwang, Dong Hyun Kim e Seok-Hee Lee. "Origin of Device Performance Enhancement of Junctionless Accumulation-Mode (JAM) Bulk FinFETs With High-$\kappa $ Gate Spacers". IEEE Electron Device Letters 35, n. 12 (dicembre 2014): 1182–84. http://dx.doi.org/10.1109/led.2014.2364093.
Testo completoMiyashita, Toshihiko, Katsuaki Ookoshi, Akiyoshi Hatada, Keiji Ikeda, Young Suk Kim, Masatoshi Nishikawa e Hajime Kurata. "Design and Optimization of Gate Sidewall Spacers to Achieve 45 nm Ground Rule for High-Performance Applications". Japanese Journal of Applied Physics 48, n. 4 (20 aprile 2009): 04C053. http://dx.doi.org/10.1143/jjap.48.04c053.
Testo completoAbdula, Daner, YuJen Chiu, Brendan Marozas, Rami Khazaka, Caleb K. Miskin, Jung Soo Lee e Alexandros T. Demos. "Low-Temperature Selective Si:As Epitaxy". ECS Transactions 114, n. 2 (27 settembre 2024): 37–46. http://dx.doi.org/10.1149/11402.0037ecst.
Testo completoZhao, Jianli, Yilin Wang, Xiaowei Wang e Yisheng Zhang. "An Experimental Investigation of the Material Properties of the A356 Aluminum Alloy Power Fittings in the Vacuum Die-Casting Process". Materials 17, n. 6 (8 marzo 2024): 1242. http://dx.doi.org/10.3390/ma17061242.
Testo completoBernard, E., T. Ernst, B. Guillaumot, N. Vulliet, Tao Chuan Lim, O. Rozeau, F. Danneville et al. "First Internal Spacers' Introduction in Record High $I_{\rm ON}/I_{\rm OFF}\ \hbox{TiN/HfO}_{2}$ Gate Multichannel MOSFET Satisfying Both High-Performance and Low Standby Power Requirements". IEEE Electron Device Letters 30, n. 2 (febbraio 2009): 148–51. http://dx.doi.org/10.1109/led.2008.2009008.
Testo completoHeifetz, Aviad. "Non-well-founded-Type Spaces". Games and Economic Behavior 16, n. 2 (ottobre 1996): 202–17. http://dx.doi.org/10.1006/game.1996.0083.
Testo completoHeifetz, Aviad, e Philippe Mongin. "Probability Logic for Type Spaces". Games and Economic Behavior 35, n. 1-2 (aprile 2001): 31–53. http://dx.doi.org/10.1006/game.1999.0788.
Testo completoRana, Ashwani K. "Impact of sidewall spacer on gate leakage behavior of nano-scale MOSFETs". Semiconductor Physics Quantum Electronics and Optoelectronics 14, n. 2 (30 giugno 2011): 203–8. http://dx.doi.org/10.15407/spqeo14.02.203.
Testo completoHeifetz, Aviad, e Dov Samet. "Knowledge Spaces with Arbitrarily High Rank". Games and Economic Behavior 22, n. 2 (febbraio 1998): 260–73. http://dx.doi.org/10.1006/game.1997.0591.
Testo completoRANA, ASHWANI K., NAROTTAM CHAND e VINOD KAPOOR. "MODELING GATE CURRENT FOR NANO SCALE MOSFET WITH DIFFERENT GATE SPACER". Journal of Circuits, Systems and Computers 20, n. 08 (dicembre 2011): 1659–75. http://dx.doi.org/10.1142/s0218126611008006.
Testo completoPark, Dong Gyu, Hyunwoo Kim e Jang Hyun Kim. "Improvement Breakdown Voltage by a Using Crown-Shaped Gate". Electronics 12, n. 3 (17 gennaio 2023): 474. http://dx.doi.org/10.3390/electronics12030474.
Testo completoFitrianatsany, Fitrianatsany. "Harmonisasi Kehidupan Masyarakat Beragama pada Lingkungan Gated Community di Kelurahan Panggungharjo Yogyakarta". Aceh Anthropological Journal 8, n. 1 (30 aprile 2024): 97. http://dx.doi.org/10.29103/aaj.v8i1.15986.
Testo completoVimala, Palanichamy, e N. R. Nithin Kumar. "Comparative Analysis of Various Parameters of Tri-Gate MOSFET with High-K Spacer". Journal of Nano Research 56 (febbraio 2019): 119–30. http://dx.doi.org/10.4028/www.scientific.net/jnanor.56.119.
Testo completoVeloso, Anabela, Geert Eneman, Eddy Simoen, Bogdan Cretu, An De Keersgieter, Anne Jourdain e Naoto Horiguchi. "(Invited, Digital Presentation) Innovations in Transistor Architecture and Device Connectivity Options for Advanced Logic Scaling". ECS Meeting Abstracts MA2022-01, n. 19 (7 luglio 2022): 1059. http://dx.doi.org/10.1149/ma2022-01191059mtgabs.
Testo completoKim, Hyun Woo, e Daewoong Kwon. "Analysis on Tunnel Field-Effect Transistor with Asymmetric Spacer". Applied Sciences 10, n. 9 (27 aprile 2020): 3054. http://dx.doi.org/10.3390/app10093054.
Testo completoSil, Monali, Sk Masum Nawaz e Abhijit Mallik. "On the performance of hafnium-oxide-based negative capacitance FinFETs, with and without a spacer". Semiconductor Science and Technology 37, n. 4 (23 febbraio 2022): 045006. http://dx.doi.org/10.1088/1361-6641/ac52b7.
Testo completoSaxena, Raghvendra Sahai, e M. Jagadesh Kumar. "Polysilicon Spacer Gate Technique to Reduce Gate Charge of a Trench Power MOSFET". IEEE Transactions on Electron Devices 59, n. 3 (marzo 2012): 738–44. http://dx.doi.org/10.1109/ted.2011.2176946.
Testo completoSpiteri, Jake C., Jonathan S. Schembri e David C. Magri. "A naphthalimide-based ‘Pourbaix sensor’: a redox and pH driven AND logic gate with photoinduced electron transfer and internal charge transfer mechanisms". New Journal of Chemistry 39, n. 5 (2015): 3349–52. http://dx.doi.org/10.1039/c5nj00068h.
Testo completoMykhaylyuk, Volodymyr. "Namioka spaces, GO-spaces and an o-game". Topology and its Applications 235 (febbraio 2018): 1–13. http://dx.doi.org/10.1016/j.topol.2017.11.008.
Testo completoRomig, Kevin. "The Upper Sonoran Lifestyle: Gated Communities in Scottsdale, Arizona". City & Community 4, n. 1 (marzo 2005): 67–86. http://dx.doi.org/10.1111/j.1535-6841.2005.00103.x.
Testo completoAurichi, Leandro F., e Rodrigo R. Dias. "Topological Games and Alster Spaces". Canadian Mathematical Bulletin 57, n. 4 (1 dicembre 2014): 683–96. http://dx.doi.org/10.4153/cmb-2013-048-5.
Testo completoVANNUCCI, STEFANO. "GAME FORMATS AS CHU SPACES". International Game Theory Review 09, n. 01 (marzo 2007): 119–38. http://dx.doi.org/10.1142/s021919890700131x.
Testo completoDress, Andreas W. M., e Rudolf Scharlau. "Gated sets in metric spaces". Aequationes Mathematicae 34, n. 1 (febbraio 1987): 112–20. http://dx.doi.org/10.1007/bf01840131.
Testo completoVassilevski, Konstantin, Irina P. Nikitina, Alton B. Horsfall, Nicolas G. Wright, Andrew J. Smith e C. Mark Johnson. "Silicon Carbide Vertical JFET with Self-Aligned Nickel Silicide Contacts". Materials Science Forum 679-680 (marzo 2011): 670–73. http://dx.doi.org/10.4028/www.scientific.net/msf.679-680.670.
Testo completoChattopadhyay, Ankush, Arpan Dasgupta, Rahul Das, Atanu Kundu e Chandan K. Sarkar. "Effect of spacer dielectric engineering on Asymmetric Source Underlapped Double Gate MOSFET using Gate Stack". Superlattices and Microstructures 101 (gennaio 2017): 87–95. http://dx.doi.org/10.1016/j.spmi.2016.11.024.
Testo completoStone, Sally. "Gate 81:". idea journal 14, n. 1 (3 luglio 2018): 80–95. http://dx.doi.org/10.37113/ideaj.vi0.70.
Testo completoRao, Mukund Kadursrinivas, K. R. Sridhara Murthi e Baldev Raj. "Future Indian Space: Perspectives of Game Changers". New Space 6, n. 2 (giugno 2018): 103–8. http://dx.doi.org/10.1089/space.2017.0013.
Testo completoWucherpfennig, Claudia, e Anke Strüver. "„Es ist ja nur ein Spiel…“ – Zur Performativität geschlechtlich codierter Körper, Identitäten und Räume". Geographische Zeitschrift 102, n. 3 (2014): 175–89. http://dx.doi.org/10.25162/gz-2014-0018.
Testo completoKuang, Fengyu, Cong Li, Haokun Li, Hailong You e M. Jamal Deen. "Effect of Non-Ideal Cross-Sectional Shape on the Performance of Nanosheet-Based FETs". Electronics 12, n. 16 (11 agosto 2023): 3419. http://dx.doi.org/10.3390/electronics12163419.
Testo completoLi, Yu Kui, e Yun Peng Liu. "Characteristics of a Triode Field Emission Display Panel with the Suspension Gate Structure". Materials Science Forum 663-665 (novembre 2010): 203–6. http://dx.doi.org/10.4028/www.scientific.net/msf.663-665.203.
Testo completoN, Anitha, e Dr Srividya P. "Parameter Analysis of CNTFET". International Journal of Recent Technology and Engineering (IJRTE) 8, n. 2 (30 luglio 2019): 5355–59. http://dx.doi.org/10.35940/ijrte.b2609078219.
Testo completo