Littérature scientifique sur le sujet « PCoC - Power Chip on Chip »
Créez une référence correcte selon les styles APA, MLA, Chicago, Harvard et plusieurs autres
Consultez les listes thématiques d’articles de revues, de livres, de thèses, de rapports de conférences et d’autres sources académiques sur le sujet « PCoC - Power Chip on Chip ».
À côté de chaque source dans la liste de références il y a un bouton « Ajouter à la bibliographie ». Cliquez sur ce bouton, et nous générerons automatiquement la référence bibliographique pour la source choisie selon votre style de citation préféré : APA, MLA, Harvard, Vancouver, Chicago, etc.
Vous pouvez aussi télécharger le texte intégral de la publication scolaire au format pdf et consulter son résumé en ligne lorsque ces informations sont inclues dans les métadonnées.
Articles de revues sur le sujet "PCoC - Power Chip on Chip"
Tan, N., et S. Eriksson. « Low-power chip-to-chip communication circuits ». Electronics Letters 30, no 21 (13 octobre 1994) : 1732–33. http://dx.doi.org/10.1049/el:19941178.
Texte intégralYerman, AlexanderJ. « 4538170 Power chip package ». Microelectronics Reliability 26, no 3 (janvier 1986) : 594. http://dx.doi.org/10.1016/0026-2714(86)90686-4.
Texte intégralFOK, C. W., et D. L. PULFREY. « FULL-CHIP POWER-SUPPLY NOISE : THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE ». International Journal of High Speed Electronics and Systems 12, no 02 (juin 2002) : 573–82. http://dx.doi.org/10.1142/s0129156402001472.
Texte intégralLaha, Soumyasanta, Savas Kaya, David W. Matolak, William Rayess, Dominic DiTomaso et Avinash Kodi. « A New Frontier in Ultralow Power Wireless Links : Network-on-Chip and Chip-to-Chip Interconnects ». IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 34, no 2 (février 2015) : 186–98. http://dx.doi.org/10.1109/tcad.2014.2379640.
Texte intégralEireiner, M., S. Henzler, X. Zhang, J. Berthold et D. Schmitt-Landsiedel. « Impact of on-chip inductance on power supply integrity ». Advances in Radio Science 6 (26 mai 2008) : 227–32. http://dx.doi.org/10.5194/ars-6-227-2008.
Texte intégralPathak, Divya, Houman Homayoun et Ioannis Savidis. « Smart Grid on Chip : Work Load-Balanced On-Chip Power Delivery ». IEEE Transactions on Very Large Scale Integration (VLSI) Systems 25, no 9 (septembre 2017) : 2538–51. http://dx.doi.org/10.1109/tvlsi.2017.2699644.
Texte intégralKose, Selçuk, et Eby G. Friedman. « Distributed On-Chip Power Delivery ». IEEE Journal on Emerging and Selected Topics in Circuits and Systems 2, no 4 (décembre 2012) : 704–13. http://dx.doi.org/10.1109/jetcas.2012.2226378.
Texte intégralCostlow, T. « Vision chip slashes power consumption ». IEEE Intelligent Systems 18, no 6 (novembre 2003) : 6–7. http://dx.doi.org/10.1109/mis.2003.1249162.
Texte intégralPerotto, J.-F., C. Piguet et C. Voirol. « One-chip low-power multiprocessor ». Microprocessing and Microprogramming 28, no 1-5 (mars 1990) : 129–32. http://dx.doi.org/10.1016/0165-6074(90)90161-2.
Texte intégralLi, Jun Hui, Lei Han, Ji An Duan et Jue Zhong. « Features of Machine Variables in Thermosonic Flip Chip ». Key Engineering Materials 339 (mai 2007) : 257–62. http://dx.doi.org/10.4028/www.scientific.net/kem.339.257.
Texte intégralThèses sur le sujet "PCoC - Power Chip on Chip"
Derkacz, Pawel. « Convertisseur GaN optimisé vis-à-vis de la CEM ». Electronic Thesis or Diss., Université Grenoble Alpes, 2024. http://www.theses.fr/2024GRALT067.
Texte intégralThe thesis investigates the possibility of EMI mitigation for power electronic converters with GaN transistors in three key areas: control strategy, layout design, and integrated magnetic filter. Based on a Buck converter, the contribution of hard and soft switching to the generated conducted noise (Common Mode (CM) and Differential Mode (DM)) has been investigated. The positive effect of soft switching on EMI reduction in a specific frequency range was demonstrated. The impact of layout design attributes was also observed and the need to optimize it was highlighted. Next, a detailed study of the identification of parasitic elements in a single inverter leg is presented. Specific areas of concern were detailed and considered later in the thesis. The developed simulation workflow in Digital Twin used to study the impact of individual layout elements on EMC is presented. The laboratory test bench used for EMC measurements is also presented, together with a description of the necessary experimental precautions. Furthermore, the two key concepts implemented in the layout - shielding and Power-Chip-on-Chip (PCoC) - are presented. Their effectiveness in reducing EMI by almost 20~dB was confirmed by simulation and experiment. Finally, the Integrated Inductor concept is presented, which can be implemented together with the previous solutions. The effectiveness of a planar Integrated Inductor connected to the middle point of the bridge was demonstrated by simulation studies. The author's method for identifying the impedance of the Integrated Inductor and the key parasitic elements (in terms of EMC) has also been developed and presented in details. In conclusion, the work presents a series of solutions that significantly reduce EMI in GaN-based converters, which have been validated by simulation and experiment and can be applied to all types of power electronic converters
Belfiore, Guido, Laszlo Szilagyi, Ronny Henker et Frank Ellinger. « Low power laser driver design in 28nm CMOS for on-chip and chip-to-chip optical interconnect ». SPIE, 2015. https://tud.qucosa.de/id/qucosa%3A34801.
Texte intégralOchana, Andrew. « Power cycling of flip chip assemblies ». Thesis, Loughborough University, 2004. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.418328.
Texte intégralMischenko, Alexandre. « On-chip cooling and power generation ». Thesis, University of Cambridge, 2007. http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.612857.
Texte intégralPeter, Eldhose. « Power efficient on-chip optical interconnects ». Thesis, IIT Delhi, 2016. http://localhost:8080/iit/handle/2074/7224.
Texte intégralWu, Wei-Chung. « On-chip charge pumps ». Diss., Georgia Institute of Technology, 2001. http://hdl.handle.net/1853/13451.
Texte intégralHamwi, Khawla. « Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip ». Thesis, Brest, 2013. http://www.theses.fr/2013BRES0029.
Texte intégralMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Hamwi, Khawla. « Low Power Design Methodology and Photonics Networks on Chip for Multiprocessor System on Chip ». Electronic Thesis or Diss., Brest, 2013. http://www.theses.fr/2013BRES0029.
Texte intégralMultiprocessor systems on chip (MPSoC)s are strongly emerging as main components in high performance embedded systems. Several challenges can be determined in MPSoC design like the challenge which comes from interconnect infrastructure. Network-on-Chip (NOC) with multiple constraints to be satisfied is a promising solution for these challenges. ITRS predicts that hundreds of cores will be used in future generation system on chip (SoC) and thus raises the issue of scalability, bandwidth and implementation costs for NoCs. These issues are raised within the various technological trends in semiconductors and photonics. This PhD thesis advocates the use of NoC synthesis as the most appropriate approach to exploit these technological trends catch up with the applications requirements. Starting with several design methodologies based on FPGA technology and low power estimation techniques (HLS) for several IPs, we propose an ASIC implementation based on 3D Tezzaron technology. Multi-FPGA technology is used to validate MPSoC design with up to 64 processors with Butterfly NoC. NoC synthesis is based on a clustering of masters and slaves generating asymmetric architectures with appropriate support for very high bandwidth requests through Optical NoC (ONoC) while lower bandwidth requests are processed by electronic NoC. A linear programming is proposed as a solution to the NoC synthesis
Lai, Yin Hing. « High power flip-chip light emitting diode / ». View abstract or full-text, 2004. http://library.ust.hk/cgi/db/thesis.pl?ELEC%202004%20LAI.
Texte intégralIncludes bibliographical references (leaves 60-68). Also available in electronic version. Access restricted to campus users.
Singhal, Rohit. « Data integrity for on-chip interconnects ». Texas A&M University, 2003. http://hdl.handle.net/1969.1/5929.
Texte intégralLivres sur le sujet "PCoC - Power Chip on Chip"
Allard, Bruno, dir. Power Systems-On-Chip. Hoboken, NJ, USA : John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.
Texte intégralSilvano, Cristina, Marcello Lajolo et Gianluca Palermo, dir. Low Power Networks-on-Chip. Boston, MA : Springer US, 2011. http://dx.doi.org/10.1007/978-1-4419-6911-8.
Texte intégralSilvano, Cristina. Low Power Networks-on-Chip. Boston, MA : Springer Science+Business Media, LLC, 2011.
Trouver le texte intégralVaisband, Inna P., Renatas Jakushokas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse et Eby G. Friedman. On-Chip Power Delivery and Management. Cham : Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-29395-0.
Texte intégralHu, John, et Mohammed Ismail. CMOS High Efficiency On-chip Power Management. New York, NY : Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-9526-1.
Texte intégralHu, John. CMOS High Efficiency On-chip Power Management. New York, NY : Springer Science+Business Media, LLC, 2011.
Trouver le texte intégralTanzawa, Toru. On-chip High-Voltage Generator Design. New York, NY : Springer New York, 2013.
Trouver le texte intégralJakushokas, Renatas, Mikhail Popovich, Andrey V. Mezhiba, Selçuk Köse et Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. New York, NY : Springer New York, 2011. http://dx.doi.org/10.1007/978-1-4419-7871-4.
Texte intégralPopovich, Mikhhail, Andrey V. Mezhiba et Eby G. Friedman. Power Distribution Networks with On-Chip Decoupling Capacitors. Boston, MA : Springer US, 2008. http://dx.doi.org/10.1007/978-0-387-71601-5.
Texte intégralJakushokas, Renatas. Power distribution networks with on-chip decoupling capacitors. 2e éd. New York : Springer, 2011.
Trouver le texte intégralChapitres de livres sur le sujet "PCoC - Power Chip on Chip"
Veendrick, Harry. « Chip Performance and Power ». Dans Bits on Chips, 189–201. Cham : Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-319-76096-4_11.
Texte intégralSchuermans, Stefan, et Rainer Leupers. « Network on Chip Experiments ». Dans Power Estimation on Electronic System Level using Linear Power Models, 97–140. Cham : Springer International Publishing, 2018. http://dx.doi.org/10.1007/978-3-030-01875-7_5.
Texte intégralItoh, Kiyoo. « Low-Power Memory Circuits ». Dans VLSI Memory Chip Design, 389–423. Berlin, Heidelberg : Springer Berlin Heidelberg, 2001. http://dx.doi.org/10.1007/978-3-662-04478-0_7.
Texte intégralElrabaa, Muhammad S., Issam S. Abu-Khater et Mohamed I. Elmasry. « BiCMOS On-Chip Drivers ». Dans Advanced Low-Power Digital Circuit Techniques, 125–52. Boston, MA : Springer US, 1997. http://dx.doi.org/10.1007/978-1-4419-8546-0_6.
Texte intégralBracke, Wouter, Robert Puers et Chris Van Hoof. « Generic Sensor Interface Chip ». Dans Ultra Low Power Capacitive Sensor Interfaces, 17–72. Dordrecht : Springer Netherlands, 2007. http://dx.doi.org/10.1007/978-1-4020-6232-2_3.
Texte intégralBakker, Fred. « The computer chip industry ». Dans Unleashing the Power of European Innovation, 111–18. London : Routledge, 2024. http://dx.doi.org/10.4324/9781032703381-18.
Texte intégralAlou, Pedro, José A. Cobos, Jesus A. Oliver, Bruno Allard, Benôit Labbe, Aleksandar Prodic et Aleksandar Radic. « Control Strategies and CAD Approach ». Dans Power Systems-On-Chip, 1–92. Hoboken, NJ, USA : John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch1.
Texte intégralKulkarni, Santosh, et Cian O'Mathuna. « Magnetic Components for Increased Power Density ». Dans Power Systems-On-Chip, 93–132. Hoboken, NJ, USA : John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch2.
Texte intégralVoiron, Frédéric. « Dielectric Components for Increased Power Density ». Dans Power Systems-On-Chip, 133–55. Hoboken, NJ, USA : John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch3.
Texte intégralLabbe, Benoît, et Bruno Allard. « On-board Power Management DC/DC Inductive Converter ». Dans Power Systems-On-Chip, 157–77. Hoboken, NJ, USA : John Wiley & Sons, Inc., 2016. http://dx.doi.org/10.1002/9781119377702.ch4.
Texte intégralActes de conférences sur le sujet "PCoC - Power Chip on Chip"
Wang, Zihao, Dexian Yan, Wenze Yuan, Xiaomeng Liu, Sheng Ding, Xiangjun Li, Zhaochun Wu, Lu Nie et Xiaohai Cui. « Study on CPW Microwave Power Sensor Chip ». Dans 2024 International Conference on Microwave and Millimeter Wave Technology (ICMMT), 1–3. IEEE, 2024. http://dx.doi.org/10.1109/icmmt61774.2024.10672367.
Texte intégralXu, Yang, Iqbal Husain, Harvey West, Wensong Yu et Douglas Hopkins. « Development of an ultra-high density Power Chip on Bus (PCoB) module ». Dans 2016 IEEE Energy Conversion Congress and Exposition (ECCE). IEEE, 2016. http://dx.doi.org/10.1109/ecce.2016.7855040.
Texte intégralNovotny, M., J. Jankovsky et I. Szendiuch. « Chip Power Interconnection ». Dans 2007 30th International Spring Seminar on Electronics Technology. IEEE, 2007. http://dx.doi.org/10.1109/isse.2007.4432844.
Texte intégralCarley, Larry Richard. « Chip-to-chip RF Communications and Power Delivery via On-chip Antennas ». Dans the 24th Annual International Conference. New York, New York, USA : ACM Press, 2018. http://dx.doi.org/10.1145/3241539.3270100.
Texte intégralTesta, Paolo Valerio, Vincent Ries, Corrado Carta et Frank Ellinger. « 200 GHz chip-to-chip wireless power transfer ». Dans 2018 IEEE Radio and Wireless Symposium (RWS). IEEE, 2018. http://dx.doi.org/10.1109/rws.2018.8304962.
Texte intégralOveis-Gharan, Masoud, et Gul Khan. « Power and Chip-Area Aware Network-on-Chip Modeling for System on Chip Simulation ». Dans Seventh International Conference on Simulation Tools and Techniques. ICST, 2014. http://dx.doi.org/10.4108/icst.simutools.2014.254626.
Texte intégralFOK, C. W., et D. L. PULFREY. « FULL-CHIP POWER-SUPPLY NOISE : THE EFFECT OF ON-CHIP POWER-RAIL INDUCTANCE ». Dans Proceedings of the 2002 Workshop on Frontiers in Electronics (WOFE-02). WORLD SCIENTIFIC, 2003. http://dx.doi.org/10.1142/9789812796912_0031.
Texte intégralMeijer, M., J. P. de Gyvez et R. Otten. « On-chip digital power supply control for system-on-chip applications ». Dans ISLPED '05. Proceedings of the 2005 International Symposium on Low Power Electronics and Design. IEEE, 2005. http://dx.doi.org/10.1109/lpe.2005.195537.
Texte intégralMeijer, Maurice, José Pineda de Gyvez et Ralph Otten. « On-chip digital power supply control for system-on-chip applications ». Dans the 2005 international symposium. New York, New York, USA : ACM Press, 2005. http://dx.doi.org/10.1145/1077603.1077677.
Texte intégralOnizuka, Kohei, Makoto Takamiya, Hiroshi Kawaguchi et Takayasu Sakurai. « A design methodology of chip-to-chip wireless power transmission system ». Dans 2007 IEEE International Conference on Integrated Circuit Design and Technology. IEEE, 2007. http://dx.doi.org/10.1109/icicdt.2007.4299559.
Texte intégralRapports d'organisations sur le sujet "PCoC - Power Chip on Chip"
Lee, Fred, Qiang Li, Yipeng Su, Shu Ji, David Reusch, Dongbin Hou, Mingkai Mu et Wenli Zhang. Power Supplies on a Chip (PSOC). Office of Scientific and Technical Information (OSTI), janvier 2015. http://dx.doi.org/10.2172/1167001.
Texte intégralMehrotra, Vivek. Integrated Power Chip Converter for Solid State Lighting. Office of Scientific and Technical Information (OSTI), septembre 2013. http://dx.doi.org/10.2172/1569260.
Texte intégralMichelogiannakis, George, et John Shalf. Variable-Width Datapath for On-Chip Network Static Power Reduction. Office of Scientific and Technical Information (OSTI), novembre 2013. http://dx.doi.org/10.2172/1164909.
Texte intégralSCHROEPPEL, RICHARD C., CHERYL L. BEAVER, TIMOTHY J. DRAELOS, RITA A. GONZALES et RUSSELL D. MILLER. A Low-Power VHDL Design for an Elliptic Curve Digital Signature Chip. Office of Scientific and Technical Information (OSTI), septembre 2002. http://dx.doi.org/10.2172/802030.
Texte intégralRahman, Abdur, Mohammad Marufuzzaman, Jason Street, James Wooten, Veera Gnaneswar Gude, Randy Buchanan et Haifeng Wang. A comprehensive review on wood chip moisture content assessment and prediction. Engineer Research and Development Center (U.S.), février 2024. http://dx.doi.org/10.21079/11681/48220.
Texte intégralRaychev, Nikolay. Can human thoughts be encoded, decoded and manipulated to achieve symbiosis of the brain and the machine. Web of Open Science, octobre 2020. http://dx.doi.org/10.37686/nsrl.v1i2.76.
Texte intégralSela, Hanan, Eduard Akhunov et Brian J. Steffenson. Population genomics, linkage disequilibrium and association mapping of stripe rust resistance genes in wild emmer wheat, Triticum turgidum ssp. dicoccoides. United States Department of Agriculture, janvier 2014. http://dx.doi.org/10.32747/2014.7598170.bard.
Texte intégral