Literatura académica sobre el tema "Triple gate transistor"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte las listas temáticas de artículos, libros, tesis, actas de conferencias y otras fuentes académicas sobre el tema "Triple gate transistor".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Artículos de revistas sobre el tema "Triple gate transistor"
Grossl Bade, Tamiris, Hassan Hamad, Adrien Lambert, Hervé Morel y Dominique Planson. "Threshold Voltage Measurement Protocol “Triple Sense” Applied to GaN HEMTs". Electronics 12, n.º 11 (3 de junio de 2023): 2529. http://dx.doi.org/10.3390/electronics12112529.
Texto completoCho, Seong-Kun y Won-Ju Cho. "Highly Sensitive and Transparent Urea-EnFET Based Point-of-Care Diagnostic Test Sensor with a Triple-Gate a-IGZO TFT". Sensors 21, n.º 14 (12 de julio de 2021): 4748. http://dx.doi.org/10.3390/s21144748.
Texto completoConde, Jorge E., Antonio Cereira y M. Estrada. "Distortion Analysis of Triple-Gate Transistor in Saturation". ECS Transactions 9, n.º 1 (19 de diciembre de 2019): 67–73. http://dx.doi.org/10.1149/1.2766875.
Texto completoGay, R., V. Della Marca, H. Aziza, P. Laine, A. Regnier, S. Niel y A. Marzaki. "Gate stress reliability of a novel trench-based Triple Gate Transistor". Microelectronics Reliability 126 (noviembre de 2021): 114233. http://dx.doi.org/10.1016/j.microrel.2021.114233.
Texto completoSHAHHOSEINI, ALI, KAMYAR SAGHAFI, MOHAMMAD KAZEM MORAVVEJ-FARSHI y RAHIM FAEZ. "TRIPLE-TUNNEL JUNCTION SINGLE ELECTRON TRANSISTOR (TTJ-SET)". Modern Physics Letters B 25, n.º 17 (10 de julio de 2011): 1487–501. http://dx.doi.org/10.1142/s0217984911026346.
Texto completoPandey, Neeta, Kirti Gupta y Bharat Choudhary. "New Proposal for MCML Based Three-Input Logic Implementation". VLSI Design 2016 (19 de septiembre de 2016): 1–10. http://dx.doi.org/10.1155/2016/8712768.
Texto completoManikandan, S., P. Suveetha Dhanaselvam y M. Karthigai Pandian. "A Quasi 2-D Electrostatic Potential and Threshold Voltage Model for Junctionless Triple Material Cylindrical Surrounding Gate Si Nanowire Transistor". Journal of Nanoelectronics and Optoelectronics 16, n.º 2 (1 de febrero de 2021): 318–23. http://dx.doi.org/10.1166/jno.2021.2951.
Texto completode Araujo, Gustavo Vinicius, Joao Martino y Paula Agopian. "Operational Transconductance Amplifier Designed with Experimental Omega-Gate Nanowire SOI MOSFETs". ECS Meeting Abstracts MA2023-01, n.º 33 (28 de agosto de 2023): 1861. http://dx.doi.org/10.1149/ma2023-01331861mtgabs.
Texto completoMüller, M. R., A. Gumprich, F. Schütte, K. Kallis, U. Künzelmann, S. Engels, C. Stampfer, N. Wilck y J. Knoch. "Buried triple-gate structures for advanced field-effect transistor devices". Microelectronic Engineering 119 (mayo de 2014): 95–99. http://dx.doi.org/10.1016/j.mee.2014.02.001.
Texto completoFui, Tan Chun, Ajay Kumar Singh y Lim Way Soong. "Performance Characterization of Dual-Metal Triple- Gate-Dielectric (DM_TGD) Tunnel Field Effect Transistor (TFET)". International Journal of Robotics and Automation Technology 8 (31 de diciembre de 2021): 83–89. http://dx.doi.org/10.31875/2409-9694.2021.08.8.
Texto completoTesis sobre el tema "Triple gate transistor"
Gay, Roméric. "Développement de composants analogiques embarqués dans des microcontrôleurs destinés à l'Internet des Objets (loT)". Electronic Thesis or Diss., Aix-Marseille, 2022. http://www.theses.fr/2022AIXM0218.
Texto completoThe aim of this work is to improve the performance, cost and area of a microcontroller manufactured in a 40 nm CMOS embedded memory technology (eNVM), by developing new transistor architectures suitable for the IoT market. The context is first presented with a focus on the technological and economical limitations of the CMOS technology. In a second part, the eNVM manufacturing process as well as the architecture and operation mode of a new component called triple gate transistor are presented. Based on this new architecture which provides independent control gates, various multigate transistors are manufactured and their electrical behaviour is analysed. Reliability studies are then carried out, to assess the reliability of the gate’s oxides. The objective is to study the impact of an electrical stress applied to one transistor gate on the gates not subject to this same stress. Electrical characterizations and TCAD simulations are also conducted to improve the understanding. Finally, the structure of the triple gate transistor is modelled using a compact PSP transistor model. The aim is to evaluate the behaviour but also the electrical performance of this transistor at the circuit level
Andrade, Maria Glória Caño de. "Estudo de transistores de porta tripla de corpo". Universidade de São Paulo, 2012. http://www.teses.usp.br/teses/disponiveis/3/3140/tde-10062013-150025/.
Texto completoThe main goal of this work is to investigate the n-channel MuGFETs (triple-gate) Bulk transistors with and without the application of DTMOS operation. This work will be done through three-dimensional numerical simulation and by electrical characterizations. The drain current, transconductance, resistance, threshold voltage, subthreshold swing and Drain Induced Barrier Lowering (DIBL) will be analyzed in the DTMOS mode and the standard biasing configuration. Important figures of merit for the analog performance such as transconductance-over-drain current, output conductance, Early voltage and intrinsic voltage gain will be studied experimentally and through three-dimensional numerical simulations for different channel doping concentrations. The results indicate that the DTMOS configuration has superior electrical characteristics (4 e 10 %) and higher transistor efficiency. In addition, DTMOS devices with a high channel doping concentration exhibit much better analog performance compared to the normal operation mode. Low-Frequency (LF) noise is for the first time experimentally investigated in linear and saturation region. The origin of the noise will be analyzed in order to understand the physical mechanisms involved in this type of noise. Measurements showed that the signal spectra for Bulk and DTMOS are composed of number fluctuations related flicker noise with on top generation and recombination noise humps, which become more pronounced at higher gate voltage. However, the most important finding is the fact that DTMOS devices showed practically the same LF noise magnitude in linear and saturation region than standard Bulk device. Proton irradiation with energy of 60 MeV and fluence of p/1012 cm-2 is also experimentally studied in terms of electric characteristic, analog performance and the LF noise in Bulk and DTMOS triple gate devices. The results indicate that the combined of the better electrical characteristics and an excellent analog performance of DTMOS devices, makes it a very competitive candidate for low-noise RF analog applications before and after irradiation. The advantage of dynamic threshold voltage in triple gate transistors in environments where the devices have to withstand high-energy radiation is due to its lower drain electric field penetration that lowers the effect of the radiation-induced charges in the STI (shallow trench isolation) regions adjacent to the fin. Finally, the n-channel triple gate Bulk device is used for memory application, that is, 1T-DRAM (Dynamic Random Access Memory with 1 Transistor). Bipolar junction transistor (BJT) programming mode is used to write and read 1 while the forward biasing of the body-drain junction is used to write 0. The reading and writing current increases with increasing body bias (VB) because the load induced by the BJT effect is stored within the fin. When the body of the transistor is floating, the device retains more charge within its fin. In addition, transistor could also operate as 1T-DRAM with both gate and bulk contacts floating, which is similar to the biristor (gateless) behavior.
Bertoldo, Marcelo. "Efeitos da radiação de prótons em FinFET\'s de porta tripla de corpo (Bulk-FinFET)". Universidade de São Paulo, 2016. http://www.teses.usp.br/teses/disponiveis/3/3140/tde-24012017-082703/.
Texto completoThe bulk triple gate fin field effect transistor (Bulk-FinFET) is a devie with comercial aplication and have some advantages versus triple gate SOI (silicon on insulator) FinFET. These advantages are due the low cost of wafer and more quantity of manufacturers; also process more compatible with conventional technologies of silicon substrate and better thermal dissipation. Aerospace applications are subject to particles and electromagnetic ionizing radiation. The permanent effects of ionizing radiation create positive charges on transistor oxide. The gate and isolation oxide are affect by ionizing radiation can lead degrade and failures. This work evaluates the influence of 60 MeV proton ionizing radiation in bulk FinFETs. The electrical performance on analogs CMOS ICs application after ionizing radiation when compared with non-radiated devices. This radiation has a radiant energy higher than ionizing radiation present on space regions, so this work looks the worst case. So if these devices work with these extreme ionizing radiations, these devices will work in natural environment. It was studied n type and p type FinFETs. The studied devices were irradiated non polarized. It were extracted figures of drain current in function of gate voltage in low and high, longitudinal and vertical electrical field, was evaluated the devices behavior on off and conduction region. The extracted, also, the figure of drain in function of gate voltage to obtain the main analog parameters, like intrinsic voltage gain, maximum transconductance in saturation and output conductance. All the figures was extracted for tri gate bulk FinFETs with different channel length dimensions (35, 70, 130 and 1000 nm) and different weight fins (20, 130 and 1000 nm). Due induced charges on isolation oxide by proton ionizing radiation, the devices with narrow fins presented high leakage current on off region, in both longitudinal electrical fields, with 50 mV and 800mV polarization in drain voltage. It was observed also, reduction on threshold voltage on radiated devices around 50 mV if compared with non-radiated devices. In the analog parameters has a significant reduction on voltage intrinsic gain on largest channel length n type devices after ionizing radiation when compared with non-radiated devices. The intrinsic voltage gain on non-radiated n type devices with 1000 nm of channel length is around of 55 dB and this value was reduced to 40 dB on 1000 nm of channel length radiated devices. The main influence on voltage intrinsic gain degradation due to change on output conduction on 1000 nm of channel length radiated devices.
Huang, Ming-Jiu y 黃明俥. "The Optical Responses of Dual-Gate and Triple-Gate Carbon Nanotube Thin Film Transistors and its Correlation with Electrical Behaviors". Thesis, 2008. http://ndltd.ncl.edu.tw/handle/31221307755751646598.
Texto completo清雲科技大學
電子工程研究所
95
In recent years, carbon nanotube field effect transistors (CNT-FETs) had great advance in emission light. But the mechanism of optical responses and its correlation with the FET’s electrical behavior are still unclear. In this thesis, we design the dual-gate and triple-gate structure in our CNT FETs and then measure their electrical and optical responses. First, the FET is screened by traditional tri-point measurement. Based on their Id-Vds characteristics and on/off current ratio, those devices are classified as metal, semiconductor and ambipolar and unipolar type ones. Then the extra second or third narrow-gates which are located near source, drain or midpoint are biased with different voltage and the electrical curves of multiple-gate devices are collected. Under different gate bias configuration, optical responses of the CNT FETs with single and multiple gate configurations are measured with/without a halogen light illumination. The optical performances of CNTFETs are sorted by their maximum photo-to-dark ratio. As the top-gate electrode of the device is located on the middle region of CNT, the CNTFETs have the higher optical responses then the others. It means that the source-CNT or drain-CNT interfaces are more sensible part than the CNT itself. Next, some devices show that the drain current decreases under illumination and the photo-to dark ratio is less than 1. To verify this problem, the Id-Vg curves are colleted and it is found that as the gate voltage sweeping from -10V to 10V and 10V to -10V, the “hysteresis loop” of curve is shrunk under illumination. In the “on” state of the CNTFETs(Vg > 0 and Vg is sweeping from -10V to +10V), the drain current decreases under illumination. It means that the extra potential barriers are arisen under illumination and these barrier will retard the drain current flow.
Capítulos de libros sobre el tema "Triple gate transistor"
Dutta, Ritam y Nitai Paitya. "Effect of Pocket Intrinsic Doping on Double and Triple Gate Tunnel Field Effect Transistors". En Lecture Notes in Electrical Engineering, 249–58. Singapore: Springer Singapore, 2019. http://dx.doi.org/10.1007/978-981-15-0829-5_25.
Texto completoSaraswathi, D., N. B. Balamurugan, G. Lakshmi Priya y S. Manikandan. "A Compact Analytical Model for 2D Triple Material Surrounding Gate Nanowire Tunnel Field Effect Transistors". En Intelligent Computing and Applications, 325–32. New Delhi: Springer India, 2015. http://dx.doi.org/10.1007/978-81-322-2268-2_35.
Texto completoDutta, Ritam y Nitai Paitya. "Novel InAs/Si Heterojunction Dual-Gate Triple Metal P-i-N Tunneling Graphene Nanoribbon Field Effect Transistοr (DG-TM-TGNFET) Fοr High-Frequency Applicatiοns". En Lecture Notes in Electrical Engineering, 251–62. Singapore: Springer Singapore, 2021. http://dx.doi.org/10.1007/978-981-16-4947-9_17.
Texto completoKandpal, Jyoti y Ekta Goel. "Transition from Conventional FETs to Novel FETs, SOI, Double Gate, Triple Gate, and GAA FETS". En Nanoscale Field Effect Transistors: Emerging Applications, 25–46. BENTHAM SCIENCE PUBLISHERS, 2023. http://dx.doi.org/10.2174/9789815165647123010005.
Texto completoActas de conferencias sobre el tema "Triple gate transistor"
Bin Kashem, Md Tashfiq y Samia Subrina. "Characteristics of Triple Material Gate AlGaN/GaN High Electron Mobility Transistor". En 2015 International Conference on Advances in Electrical Engineering (ICAEE). IEEE, 2015. http://dx.doi.org/10.1109/icaee.2015.7506867.
Texto completoDewan, Monzurul Islam, Md Tashfiq Bin Kashem y Samia Subrina. "Characteristic analysis of triple material tri-gate junctionless tunnel field effect transistor". En 2016 9th International Conference on Electrical and Computer Engineering (ICECE). IEEE, 2016. http://dx.doi.org/10.1109/icece.2016.7853924.
Texto completoOkuyama, Kiyoshi, Koji Yoshikawa y Hideo Sunami. "Proposal of 3-Dimensional Independent Triple-Gate MOS Transistor with Dynamic Current Control". En 2007 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA). IEEE, 2007. http://dx.doi.org/10.1109/vtsa.2007.378951.
Texto completoMalik, Gul Faroz Ahmad, Mubashir Ahmad, Farooq Ahmad Khanday y Nusrat Parveen. "Simulation of Triple Gate Spin Field-Effect Transistor and its Applications to Digital Logic". En 2020 IEEE VLSI Device Circuit and System (VLSI DCS). IEEE, 2020. http://dx.doi.org/10.1109/vlsidcs47293.2020.9179894.
Texto completoChatterjee, Soumya, Sreyan Ray, Sovan Kumar Dey, Subhadip Hazra, Soumik Kar y Sulagna Chatterjee. "Triple gate Field Effect Transistor (TGFET) with voltage control potential wells (VCPWs) along the channel". En 2016 IEEE 7th Annual Information Technology, Electronics and Mobile Communication Conference (IEMCON). IEEE, 2016. http://dx.doi.org/10.1109/iemcon.2016.7746348.
Texto completoBerthollet, F., S. Cremer, G. Bossu, J. P. Carrere, D. Jeanjean, L. Pinzel, R. Pantel, F. Lalanne, C. Plossu y A. Poncet. "Low cost and high performance p-doped triple-gate access transistor for embedded DRAM memory cell". En 2009 Proceedings of the European Solid State Device Research Conference (ESSDERC). IEEE, 2009. http://dx.doi.org/10.1109/essderc.2009.5331317.
Texto completoChang, C. H., C. Y. Chou, C. N. Han, C. T. Peng y Kuo-Ning Chiang. "Local-strain effect of the SiN/Si stacking and nanoscale triple gate Si/SiGe MOS transistor". En Microelectronics, MEMS, and Nanotechnology, editado por Alex J. Hariz. SPIE, 2005. http://dx.doi.org/10.1117/12.638567.
Texto completoLamba, V. K., Derick Engles y S. S. Malik. "Modeling and Designing a Device Using MuGFETs". En ASME 2008 3rd Energy Nanotechnology International Conference collocated with the Heat Transfer, Fluids Engineering, and Energy Sustainability Conferences. ASMEDC, 2008. http://dx.doi.org/10.1115/enic2008-53015.
Texto completoPaz, Bruna Cardoso, Marcelo Antonio Pavanello, Mikael Casse, Sylvain Barraud, Gilles Reimbold, Olivier Faynot, Fernando Avila-Herrera y Antonio Cerdeira. "From double to triple gate: Modeling junctionless nanowire transistors". En 2015 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS). IEEE, 2015. http://dx.doi.org/10.1109/ulis.2015.7063759.
Texto completoChen, Chang-Nian, Ji-Tian Han, Wei-Ping Gong y Tien-Chien Jen. "Heat Transfer and Hydraulic Characteristics of Cooling Water in a Flat Plate Heat Sink for High Heat Flux IGBT". En ASME 2016 International Mechanical Engineering Congress and Exposition. American Society of Mechanical Engineers, 2016. http://dx.doi.org/10.1115/imece2016-66717.
Texto completo