Artículos de revistas sobre el tema "STT-MTJ"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte los 50 mejores artículos de revistas para su investigación sobre el tema "STT-MTJ".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Explore artículos de revistas sobre una amplia variedad de disciplinas y organice su bibliografía correctamente.
Jangra, Payal y Manoj Duhan. "Design and analysis of Voltage-Gated Spin-Orbit Torque (VgSOT) Magnetic Tunnel Junction based Non-Volatile Flip Flop design for Low Energy Applications". Journal of Integrated Circuits and Systems 19, n.º 1 (15 de marzo de 2024): 1–12. http://dx.doi.org/10.29292/jics.v19i1.743.
Texto completoBu, Kai, Hai Jun Liu, Hui Xu y Zhao Lin Sun. "Large Capacity Cache Design Based on Emerging Non-Volatile Memory". Applied Mechanics and Materials 513-517 (febrero de 2014): 918–21. http://dx.doi.org/10.4028/www.scientific.net/amm.513-517.918.
Texto completoRao, Dr G. Anantha y Gopi Kommuju. "A NOVEL LOW POWER ALU DESIGNED BY USING HYBRID STT-MTJ/CMOS CIRCUIT". INTERANTIONAL JOURNAL OF SCIENTIFIC RESEARCH IN ENGINEERING AND MANAGEMENT 07, n.º 12 (21 de diciembre de 2023): 1–13. http://dx.doi.org/10.55041/ijsrem27641.
Texto completoTankwal, Piyush, Vikas Nehra, Sanjay Prajapati y Brajesh Kumar Kaushik. "Performance analysis of differential spin hall effect (DSHE)-MRAM-based logic gates". Circuit World 45, n.º 4 (4 de noviembre de 2019): 300–310. http://dx.doi.org/10.1108/cw-04-2019-0036.
Texto completoVatajelu, Elena Ioana y Giorgio Di Natale. "High-Entropy STT-MTJ-Based TRNG". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 27, n.º 2 (febrero de 2019): 491–95. http://dx.doi.org/10.1109/tvlsi.2018.2879439.
Texto completoXu, Zihan, Chengen Yang, Manqing Mao, Ketul B. Sutaria, Chaitali Chakrabarti y Yu Cao. "Compact modeling of STT-MTJ devices". Solid-State Electronics 102 (diciembre de 2014): 76–81. http://dx.doi.org/10.1016/j.sse.2014.06.003.
Texto completoChiou, Kuan-Ru, Jenq-Wei Chen y Son-Hsien Chen. "Spin-Transfer Torques in One-Dimensional Magnetic Tunneling Junctions of Lateral Structures". SPIN 09, n.º 01 (marzo de 2019): 1950003. http://dx.doi.org/10.1142/s2010324719500036.
Texto completoBarla, Prashanth, Hemalatha Shivarama, Ganesan Deepa y Ujjwal Ujjwal. "Design and Assessment of Hybrid MTJ/CMOS Circuits for In-Memory-Computation". Journal of Low Power Electronics and Applications 14, n.º 1 (6 de enero de 2024): 3. http://dx.doi.org/10.3390/jlpea14010003.
Texto completoPushp, Aakash, Timothy Phung, Charles Rettner, Brian P. Hughes, See-Hun Yang y Stuart S. P. Parkin. "Giant thermal spin-torque–assisted magnetic tunnel junction switching". Proceedings of the National Academy of Sciences 112, n.º 21 (13 de mayo de 2015): 6585–90. http://dx.doi.org/10.1073/pnas.1507084112.
Texto completoSugii, Toshihiro, Yoshihisa Iba, Masaki Aoki, Hideyuki Noshiro, Kouji Tsunoda, Akiyoshi Hatada, Masaaki Nakabayashi, Yuuichi Yamazaki, Atsushi Takahashi y Chikako Yoshida. "Integration of STT-MRAMs for Embedded Cache Memories". Advances in Science and Technology 95 (octubre de 2014): 146–49. http://dx.doi.org/10.4028/www.scientific.net/ast.95.146.
Texto completoZHANG, YAOJUN, WUJIE WEN y YIRAN CHEN. "STT-RAM CELL DESIGN CONSIDERING MTJ ASYMMETRIC SWITCHING". SPIN 02, n.º 03 (septiembre de 2012): 1240007. http://dx.doi.org/10.1142/s2010324712400073.
Texto completoZhang, Shubin, Peifang Dai, Ning Li y Yanbo Chen. "A Radiation-hardened Triple Modular Redundancy Design Based on Spin-Transfer Torque Magnetic Tunnel Junction Devices". Applied Sciences 14, n.º 3 (1 de febrero de 2024): 1229. http://dx.doi.org/10.3390/app14031229.
Texto completoLim, Hyein, Seungjun Lee y Hyungsoon Shin. "A Survey on the Modeling of Magnetic Tunnel Junctions for Circuit Simulation". Active and Passive Electronic Components 2016 (2016): 1–12. http://dx.doi.org/10.1155/2016/3858621.
Texto completoSun, Zhenyu, Xiuyuan Bi, Hai Li, Weng-Fai Wong y Xiaochun Zhu. "STT-RAM Cache Hierarchy With Multiretention MTJ Designs". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 22, n.º 6 (junio de 2014): 1281–93. http://dx.doi.org/10.1109/tvlsi.2013.2267754.
Texto completoMonga, Kanika, Nitin Chaturvedi y S. Gurunarayanan. "Energy-efficient data retention in D flip-flops using STT-MTJ". Circuit World 46, n.º 4 (20 de junio de 2020): 229–41. http://dx.doi.org/10.1108/cw-09-2018-0073.
Texto completoUseinov, Niazbeck. "Tunnel magnetoresistance and spin transfer torque in magnetic tunnel junction with embedded nanoparticles". EPJ Web of Conferences 185 (2018): 01015. http://dx.doi.org/10.1051/epjconf/201818501015.
Texto completoLong, Jingwei, Qi Hu, Zhengping Yuan, Yunsen Zhang, Yue Xin, Jie Ren, Bowen Dong et al. "Comparative Study of Temperature Impact in Spin-Torque Switched Perpendicular and Easy-Cone MTJs". Nanomaterials 13, n.º 2 (13 de enero de 2023): 337. http://dx.doi.org/10.3390/nano13020337.
Texto completoBromberg, David M., Daniel H. Morris, Larry Pileggi y Jian-Gang Zhu. "Novel STT-MTJ Device Enabling All-Metallic Logic Circuits". IEEE Transactions on Magnetics 48, n.º 11 (noviembre de 2012): 3215–18. http://dx.doi.org/10.1109/tmag.2012.2197186.
Texto completoZhang, Yaojun, Xiaobin Wang, Hai Li y Yiran Chen. "STT-RAM Cell Optimization Considering MTJ and CMOS Variations". IEEE Transactions on Magnetics 47, n.º 10 (octubre de 2011): 2962–65. http://dx.doi.org/10.1109/tmag.2011.2158810.
Texto completoWei, Jiaqi, Kaihua Cao, Hushan Cui, Kewen Shi, Wenlong Cai, Huisong Li, Yang Jing, Chao Zhao y Weisheng Zhao. "All Perpendicular Spin Nano-Oscillators with Composite Free Layer". SPIN 09, n.º 03 (8 de mayo de 2019): 1940010. http://dx.doi.org/10.1142/s2010324719400101.
Texto completoPrakash, D. Venkata, Anjaiah Talamala, Mahesh K. Singh y Y. Kuntam Yamini Devi. "Non-Volatile Logic Design Considerations for Energy Efficient Tolerant Variation". International Journal of Electrical and Electronics Research 10, n.º 4 (30 de diciembre de 2022): 868–71. http://dx.doi.org/10.37391/ijeer.100419.
Texto completoNisar, Arshid, Seema Dhull, Brajesh Kumar Kaushik y Sparsh Mittal. "High-performance voltage controlled multilevel MRAM cell". Semiconductor Science and Technology 36, n.º 12 (10 de noviembre de 2021): 125013. http://dx.doi.org/10.1088/1361-6641/ac3187.
Texto completoGarzón, Esteban, Marco Lanuzza, Ramiro Taco y Sebastiano Strangio. "Ultralow Voltage FinFET- Versus TFET-Based STT-MRAM Cells for IoT Applications". Electronics 10, n.º 15 (22 de julio de 2021): 1756. http://dx.doi.org/10.3390/electronics10151756.
Texto completoWang, Manman y Yanfeng Jiang. "Compact model of nanometer STT-MTJ device with scale effect". AIP Advances 11, n.º 2 (1 de febrero de 2021): 025201. http://dx.doi.org/10.1063/9.0000049.
Texto completoBi, Xiuyuan, Hai Li y Xiaobin Wang. "STT-RAM Cell Design Considering CMOS and MTJ Temperature Dependence". IEEE Transactions on Magnetics 48, n.º 11 (noviembre de 2012): 3821–24. http://dx.doi.org/10.1109/tmag.2012.2200469.
Texto completoPark, Jaeyoung. "Hybrid Non-Volatile Flip-Flops Using Spin-Orbit-Torque (SOT) Magnetic Tunnel Junction Devices for High Integration and Low Energy Power-Gating Applications". Electronics 9, n.º 9 (1 de septiembre de 2020): 1406. http://dx.doi.org/10.3390/electronics9091406.
Texto completoLiang, Yu-Pei, Shuo-Han Chen, Yuan-Hao Chang, Yun-Fei Liu, Hsin-Wen Wei y Wei-Kuan Shih. "A cache consolidation design of MLC STT-RAM for energy efficiency enhancement on cyber-physical systems". ACM SIGAPP Applied Computing Review 21, n.º 1 (marzo de 2021): 37–49. http://dx.doi.org/10.1145/3477133.3477136.
Texto completoHong, Yunshu, Yiyu Pan y Zhongfu Xu. "Based on the comparison with other kinds of storage devices to predict the future development of STT-MRAM". Highlights in Science, Engineering and Technology 46 (25 de abril de 2023): 197–204. http://dx.doi.org/10.54097/hset.v46i.7704.
Texto completoSanchez Hazen, D., B. M. S. Teixeira, D. Salomoni, S. Auffret, L. Vila, R. C. Sousa, I. L. Prejbeanu, L. D. Buda-Prejbeanu y B. Dieny. "Real time investigation of double magnetic tunnel junction with a switchable assistance layer for high efficiency STT-MRAM". APL Materials 10, n.º 3 (1 de marzo de 2022): 031104. http://dx.doi.org/10.1063/5.0080335.
Texto completoDeng, Erya, Wang Kang, Yue Zhang, Jacques-Olivier Klein, Claude Chappert y Weisheng Zhao. "Design Optimization and Analysis of Multicontext STT-MTJ/CMOS Logic Circuits". IEEE Transactions on Nanotechnology 14, n.º 1 (enero de 2015): 169–77. http://dx.doi.org/10.1109/tnano.2014.2375205.
Texto completoWang, Manman, Yuhai Yuan y Yanfeng Jiang. "Realization of Artificial Neurons and Synapses Based on STDP Designed by an MTJ Device". Micromachines 14, n.º 10 (23 de septiembre de 2023): 1820. http://dx.doi.org/10.3390/mi14101820.
Texto completoLim, Hyein, Sora Ahn, Miryeon Kim, Seungjun Lee y Hyungsoon Shin. "A New Circuit Model for Spin-Torque Oscillator Including Perpendicular Torque of Magnetic Tunnel Junction". Advances in Condensed Matter Physics 2013 (2013): 1–6. http://dx.doi.org/10.1155/2013/169312.
Texto completoChoi, Gwang Hui y Taehui Na. "Analysis of State-of-the-Art Spin-Transfer-Torque Nonvolatile Flip-Flops Considering Restore Yield in the Near/Sub-Threshold Voltage Region". Electronics 9, n.º 12 (11 de diciembre de 2020): 2118. http://dx.doi.org/10.3390/electronics9122118.
Texto completoDe Rose, Raffaele, Tommaso Zanotti, Francesco Maria Puglisi, Felice Crupi, Paolo Pavan y Marco Lanuzza. "STT-MTJ Based Smart Implication for Energy-Efficient Logic-in-Memory Computing". Solid-State Electronics 184 (octubre de 2021): 108065. http://dx.doi.org/10.1016/j.sse.2021.108065.
Texto completoTripathi, Sandeep, Sudhanshu Choudhary y Prasanna Kumar Misra. "A Novel STT–SOT MTJ-Based Nonvolatile SRAM for Power Gating Applications". IEEE Transactions on Electron Devices 69, n.º 3 (marzo de 2022): 1058–64. http://dx.doi.org/10.1109/ted.2022.3140407.
Texto completoPerach, Ben y shahar kvatinsky. "An Asynchronous and Low-Power True Random Number Generator Using STT-MTJ". IEEE Transactions on Very Large Scale Integration (VLSI) Systems 27, n.º 11 (noviembre de 2019): 2473–84. http://dx.doi.org/10.1109/tvlsi.2019.2927816.
Texto completoPathak, Sachin, Jongin Cha, Kangwook Jo, Hongil Yoon y Jongill Hong. "Fast and efficient STT switching in MTJ using additional transient pulse current". Applied Physics Letters 110, n.º 23 (5 de junio de 2017): 232401. http://dx.doi.org/10.1063/1.4985129.
Texto completoGarg, Jyoti y Subodh Wariya. "Design of Low Power Arithmetic logic unit using SHE assisted STT / MTJ". International Journal of Computing and Digital Systems 14, n.º 1 (1 de julio de 2023): 107–15. http://dx.doi.org/10.12785/ijcds/140110.
Texto completoWasef, Shaik y Hossein Fariborzi. "Theoretical Study of Field-Free Switching in PMA-MTJ Using Combined Injection of STT and SOT Currents". Micromachines 12, n.º 11 (31 de octubre de 2021): 1345. http://dx.doi.org/10.3390/mi12111345.
Texto completoPolley, Debanjan, Akshay Pattabi, Jyotirmoy Chatterjee, Sucheta Mondal, Kaushalya Jhuria, Hanuman Singh, Jon Gorchon y Jeffrey Bokor. "Progress toward picosecond on-chip magnetic memory". Applied Physics Letters 120, n.º 14 (4 de abril de 2022): 140501. http://dx.doi.org/10.1063/5.0083897.
Texto completoDAS, JAYITA, SYED M. ALAM y SANJUKTA BHANJA. "RECENT TRENDS IN SPINTRONICS-BASED NANOMAGNETIC LOGIC". SPIN 04, n.º 03 (septiembre de 2014): 1450004. http://dx.doi.org/10.1142/s2010324714500040.
Texto completoBarla, Prashanth, Vinod Kumar Joshi y Somashekara Bhat. "A Novel Auto-Write-Stopping Circuit for SHE + STT-MTJ/CMOS Hybrid ALU". IEEE Transactions on Electron Devices 69, n.º 4 (abril de 2022): 1683–90. http://dx.doi.org/10.1109/ted.2022.3145331.
Texto completoPan, Guangchen, Ali Karymy, Pingping Yu y Yanfeng Jiang. "Novel Low Noise Amplifier for Neural Signals Based on STT-MTJ Spintronic Device". IEEE Access 7 (2019): 145641–50. http://dx.doi.org/10.1109/access.2019.2945036.
Texto completoZhang, Li, Hualian Tang, Beilei Xu, Yiqi Zhuang y Junlin Bao. "A High Reliability Sense Amplifier for Computing In-Memory with STT-MRAM". SPIN 10, n.º 02 (31 de enero de 2020): 2040001. http://dx.doi.org/10.1142/s2010324720400019.
Texto completoHarnsoongnoen, Supakorn, N. Phaengpha, S. Ritjaroenwattu, U. Charoen-In y Apirat Siritaratiwat. "Joule Heating and Peltier Effects in Thermoelectric Spin-Transfer Torque Mram Devices Using Finite Element Modeling". Advanced Materials Research 931-932 (mayo de 2014): 989–93. http://dx.doi.org/10.4028/www.scientific.net/amr.931-932.989.
Texto completoGarzón, Esteban, Raffaele De Rose, Felice Crupi, Lionel Trojman, Adam Teman y Marco Lanuzza. "Adjusting thermal stability in double-barrier MTJ for energy improvement in cryogenic STT-MRAMs". Solid-State Electronics 194 (agosto de 2022): 108315. http://dx.doi.org/10.1016/j.sse.2022.108315.
Texto completoSun, Hongbin, Chuanyin Liu, Tai Min, Nanning Zheng y Tong Zhang. "Architectural Exploration to Enable Sufficient MTJ Device Write Margin for STT-RAM Based Cache". IEEE Transactions on Magnetics 48, n.º 8 (agosto de 2012): 2346–51. http://dx.doi.org/10.1109/tmag.2012.2193589.
Texto completoLv, Hua, Joao Fidalgo, Thomas Kampfe, Juergen Langer, Jerzy Wrona, Berthold Ocker, Paulo P. Freitas y Susana Cardoso. "Seebeck effect and Joule heating in CoFeB/MgO/CoFeB-based perpendicular magnetic tunnel junctions with low resistance area product". Journal of Physics D: Applied Physics 55, n.º 26 (8 de abril de 2022): 265302. http://dx.doi.org/10.1088/1361-6463/ac5e8a.
Texto completoPak, Murat, Wesley Zanders, Patrick Wong y Sandip Halder. "Screening of 193i and EUV lithography process options for STT-MRAM orthogonal array MTJ pillars". Micro and Nano Engineering 10 (abril de 2021): 100082. http://dx.doi.org/10.1016/j.mne.2021.100082.
Texto completoBarla, Prashanth, Vinod Kumar Joshi y Somashekara Bhat. "Design and evaluation of hybrid SHE+STT-MTJ/CMOS full adder based on LIM architecture". IOP Conference Series: Materials Science and Engineering 1187, n.º 1 (1 de septiembre de 2021): 012015. http://dx.doi.org/10.1088/1757-899x/1187/1/012015.
Texto completo