Literatura académica sobre el tema "RTL-to-TLM abstraction"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte las listas temáticas de artículos, libros, tesis, actas de conferencias y otras fuentes académicas sobre el tema "RTL-to-TLM abstraction".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Artículos de revistas sobre el tema "RTL-to-TLM abstraction"
Bombieri, Nicola, Franco Fummi y Valerio Guarnieri. "FAST: An RTL Fault Simulation Framework based on RTL-to-TLM Abstraction". Journal of Electronic Testing 28, n.º 4 (22 de julio de 2012): 495–510. http://dx.doi.org/10.1007/s10836-012-5318-z.
Texto completoAamali, Kaoutar, Abdelhakim Alali, Mohamed Sadik y Zineb El Hariti. "A Review of the Different Levels of Abstraction for Systems-on-Chip (SoC)". E3S Web of Conferences 229 (2021): 01025. http://dx.doi.org/10.1051/e3sconf/202122901025.
Texto completoTesis sobre el tema "RTL-to-TLM abstraction"
GUARNIERI, Valerio. "Design and Verification Techniques for TLM-based Design Flows". Doctoral thesis, 2013. http://hdl.handle.net/11562/556350.
Texto completoTransaction-level modeling (TLM) is nowadays a promising design style to deal with the increasing complexity of modern embedded systems. A TLM-based flow involves different verification techniques according to the system being designed and the exhaustiveness of the results to be achieved. The design flow may involve a transition from or to a lower abstraction level (RTL), both for design and verification purposes. Refinement from TLM to RTL is performed to move closer to the physical realization of the system being designed. On the other hand, abstraction from RTL to TLM allows to reuse third-party or already developed components and to integrate them into a system-level design, thus gaining a reduction of design time and costs and an increase in simulation speed. Finally, a further refinement step consists of gate-level synthesis, which brings the design even closer to its physical realization. At this level, test generation is typically a time-consuming activity, so techniques can be adopted to reduce such computation times.
Capítulos de libros sobre el tema "RTL-to-TLM abstraction"
"Transaction Level Model Automation for Multicore Systems". En Behavioral Modeling for Embedded Systems and Technologies, 271–89. IGI Global, 2010. http://dx.doi.org/10.4018/978-1-60566-750-8.ch011.
Texto completoActas de conferencias sobre el tema "RTL-to-TLM abstraction"
Bombieri, N., F. Fummi y V. Guarnieri. "Accelerating RTL Fault Simulation through RTL-to-TLM Abstraction". En 2011 16th IEEE European Test Symposium (ETS). IEEE, 2011. http://dx.doi.org/10.1109/ets.2011.58.
Texto completoGhasempouri, Tara, Alessandro Danese, Graziano Pravadelli, Nicola Bombieri y Jaan Raik. "RTL Assertion Mining with Automated RTL-to-TLM Abstraction". En 2019 Forum for Specification and Design Languages (FDL). IEEE, 2019. http://dx.doi.org/10.1109/fdl.2019.8876941.
Texto completoBombieri, Nicola, Franco Fummi, Valerio Guarnieri, Graziano Pravadelli y Sara Vinco. "Redesign and Verification of RTL IPs through RTL-to-TLM Abstraction and TLM Synthesis". En 2012 13th International Workshop on Microprocessor Test and Verification (MTV). IEEE, 2012. http://dx.doi.org/10.1109/mtv.2012.21.
Texto completoHorsinka, Sven Alexander, Rolf Meyer, Jan Wagner, Rainer Buchty y Mladen Berekovic. "On RTL to TLM Abstraction to Benefit Simulation Performance and Modeling Productivity in NoC Design Exploration". En the 2014 International Workshop. New York, New York, USA: ACM Press, 2014. http://dx.doi.org/10.1145/2685342.2685349.
Texto completo