Literatura académica sobre el tema "Flash-based FPGA"

Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros

Elija tipo de fuente:

Consulte las listas temáticas de artículos, libros, tesis, actas de conferencias y otras fuentes académicas sobre el tema "Flash-based FPGA".

Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.

También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.

Artículos de revistas sobre el tema "Flash-based FPGA"

1

Shan, Yueer, Zhengzhou Cao y Guozhu Liu. "Research on eigenstate current control technology of Flash-based FPGA". Journal of Semiconductors 43, n.º 12 (1 de diciembre de 2022): 122401. http://dx.doi.org/10.1088/1674-4926/43/12/122401.

Texto completo
Resumen
Abstract To solve the Flash-based FPGA in the manufacturing process, the ion implantation process will bring electrons into the floating gate of the P-channel Flash cell so that the Flash switch is in a weak conduction state, resulting in the Flash-based FPGA eigenstate current problem. In this paper, the mechanism of its generation is analyzed, and four methods are used including ultraviolet light erasing, high-temperature baking, X-ray irradiation, and circuit logic control. A comparison of these four methods can identify the circuit design by using circuit logic to control the path of the power supply that is the most suitable and reliable method to solve the Flash-based FPGA eigenstate current problem. By this method, the power-on current of 3.5 million Flash-based FPGA can be reduced to less than 0.3 A, and the chip can start normally. The function and performance of the chip can then be further tested and evaluated, which is one of the key technologies for developing Flash-based FPGA.
Los estilos APA, Harvard, Vancouver, ISO, etc.
2

Zhang, Zhi Xian y Yuan Yao. "Platform Flash XCFP PROMs Updating Using JTAG Boundary-Scan". Advanced Materials Research 433-440 (enero de 2012): 4423–27. http://dx.doi.org/10.4028/www.scientific.net/amr.433-440.4423.

Texto completo
Resumen
This paper demonstrates a method to update design revisions in the Platform Flash XCFP PROMs for configuration of Xilinx® FPGAs. The Platform Flash XCFP PROMs contain boundary-scan(JTAG) facilities that are compatible with IEEE Std 1149.1. Combining the FPGA configuration data (FPGA bitstream) into a PROM from GPIO ports of an embedded microcontroller through JTAG TAP interface of the PROM. The JTAG download method based on the GPIO ports of an embedded microcontroller can be implemented to erase, program, and verify the Platform Flash XCFP PROMs using IEEE Std 1149.1[1]
Los estilos APA, Harvard, Vancouver, ISO, etc.
3

Arias, Ricardo, Hernán Mediote y Hernán Tacca. "Flash FPGA-Based Numerical Pulse-Width Modulator". Advances in Power Electronics 2011 (4 de abril de 2011): 1–6. http://dx.doi.org/10.1155/2011/215376.

Texto completo
Resumen
A pulse-width modulator to drive three-phase AC motors is described. It performs a numerical modulation technique, also known as optimum or calculated modulation, but, in order to reduce hardware resources, a hybrid approach merging that calculated modulation with proportional modulation is proposed. The modulator is tested in a flash-based field programmable gate array (FPGA) implementation.
Los estilos APA, Harvard, Vancouver, ISO, etc.
4

Zhang, Hui Xin, Xiang Jiao Meng, Xiang Hong Li y Bin Li. "The Design of 12-Channels Acquisition and Storage System Based on FPGA and AD7492". Advanced Materials Research 655-657 (enero de 2013): 1604–8. http://dx.doi.org/10.4028/www.scientific.net/amr.655-657.1604.

Texto completo
Resumen
This paper introduces the principle and realization process of multi-channel data acquisition and storage system based on FPGA, A/D converter, FLASH and USB microcontroller. The system’s controlling core is FPGA. FPGA finished the switch of the multi-channel analog switch、A/D conversion、data compilation and storaging in the FLASH and uploading the data to PC by USB microcontroller. Test result can indicate that the system is simply and practical .The system can finish the real-time acquisition and processing for 12 input signals, sampling rate up to 1MSPS.
Los estilos APA, Harvard, Vancouver, ISO, etc.
5

Wen, Ju Hong, Wei Jiang Wang, Wei Gao y Xiao Nan Fan. "FPGA Implementation of NAND Flash Wear-Levelling Algorithm". Applied Mechanics and Materials 241-244 (diciembre de 2012): 1209–12. http://dx.doi.org/10.4028/www.scientific.net/amm.241-244.1209.

Texto completo
Resumen
NAND flash would generate invalid blocks during its manufacturing and using, and the invalid block management is a key point of NAND flash. By studying the structure and storage rules of NAND flash, this paper put forward a wear-levelling algorithm against the invalid blocks of NAND flash based on FPGA. This algorithm use invalid block table and logical-physical address mapping table to manage the invalid blocks and do wear-levelling. The design is implemented by VHDL, and successfully realized the wear-levelling and the reading and writing operations of NAND flash.
Los estilos APA, Harvard, Vancouver, ISO, etc.
6

Li, Jin Ming, Nan Song y Qiu Lin Tan. "The Design to Achieve the Data Breakpoint Survivor by Using FPGA". Advanced Materials Research 468-471 (febrero de 2012): 2599–602. http://dx.doi.org/10.4028/www.scientific.net/amr.468-471.2599.

Texto completo
Resumen
Recording data for the increasingly diverse needs, the design is using FPGA to achieve the data breakpoint deposit. Choosing NAND Flash K9KAG08U0M as data storage media , the data according to an external command realize erasing ,storage and read-back operation under the control of the FLASH-based FPGA (A3P125). The design of data breakpoints deposit can achieved interruption of data collection, and by reading the data back before the FLASH chip erase operation to comply the repeated use of data acquisition system.
Los estilos APA, Harvard, Vancouver, ISO, etc.
7

Zhou, Ming Yu, Xuan Zhou, Guang Yu Zheng y Shu Sheng Peng. "High-Speed Data Acquisition System Based on FPGA in Missile-Borne Test System". Applied Mechanics and Materials 333-335 (julio de 2013): 452–59. http://dx.doi.org/10.4028/www.scientific.net/amm.333-335.452.

Texto completo
Resumen
In this paper, a high-speed data acquisition system based on FPGA is introduced, which has three different channels with one 5Msps sampling rate and 3×256Mb NAND FLASH. This system is controlled by a large scale FPGA chip from Xilinx Inc., XC3S500E-4FG320C. The collected data are first stored in nonvolatile flash on this fuse in-orbit and imported into a USB disk after down-falling. The main hardware and software design of each module are introduced in detail. Experiment results are shown in the final chapter.
Los estilos APA, Harvard, Vancouver, ISO, etc.
8

Xiao-qiang, Guo, Cao Liang-zhi, Chen Wei, Zhao Wen, Zhang Feng-qi, Wang Xun, Ding Li-li, Luo Yin-hong y Guo Gang. "SET characterization of 130 nm flash-based FPGA device". Microelectronics Reliability 127 (diciembre de 2021): 114369. http://dx.doi.org/10.1016/j.microrel.2021.114369.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
9

Vo, Hai Hong, Hung Quoc Nguyen y Tuyet Kim Tran. "Development of triggering and DAQ systems for radiation detectors using FPGA technology". Science and Technology Development Journal - Natural Sciences 1, T4 (31 de diciembre de 2017): 197–204. http://dx.doi.org/10.32508/stdjns.v1it4.481.

Texto completo
Resumen
Field-programmable gate array (FPGA) technology has been widely used in setting up triggering systems and DAQ systems for radiation detectors, because it has several advantages such as fast digital processing, compact, programmable and high stability. Since 2010, with we have developed FPGA-based trigger systems and FPGA-based DAQ systems used for radiation detectors. Triggering systems for cosmic ray measurements, readout electronic for environmental radiation monitor in air. We also developed nuclear electronic equipment such as spectrum analyzer MCA (Flash-ADC/FPGA based), the pulse generator, counters, readout electronic for multiple radiation sensors. In this paper, we present two experiments, on the cosmic-ray induced response on the NaI(Tl) detector and environmental radiation monitoring system. For those experiments, trigger system are built by FPGA-based technology.
Los estilos APA, Harvard, Vancouver, ISO, etc.
10

Zhu, Juan Hua, Ang Wu y Juan Fang Zhu. "Research and Design of Digital Clock Based on FPGA". Advanced Materials Research 187 (febrero de 2011): 741–45. http://dx.doi.org/10.4028/www.scientific.net/amr.187.741.

Texto completo
Resumen
A digital clock system designed by using VHDL hardware description language is presented in this paper. The proposed architecture fully utilizes the digital clock system available on FPGA chips based top-down design method in the Quartus II development environment. The Clock system is divided into four design modules: core module, frequency_division module, display module and tune module. It not only can time accurately and display time, but also can reset and adjust time. The LED lights will flash and the loudspeaker will tell time on the hour. The architecture is implemented and verified experimentally on a FPGA board. Because of the universality of digital clock and the portability of VHDL language, it can be applied directly in various designs based on FPGA chip.
Los estilos APA, Harvard, Vancouver, ISO, etc.

Tesis sobre el tema "Flash-based FPGA"

1

DU, BOYANG. "Fault Tolerant Electronic System Design". Doctoral thesis, Politecnico di Torino, 2016. http://hdl.handle.net/11583/2644047.

Texto completo
Resumen
Due to technology scaling, which means reduced transistor size, higher density, lower voltage and more aggressive clock frequency, VLSI devices may become more sensitive against soft errors. Especially for those devices used in safety- and mission-critical applications, dependability and reliability are becoming increasingly important constraints during the development of system on/around them. Other phenomena (e.g., aging and wear-out effects) also have negative impacts on reliability of modern circuits. Recent researches show that even at sea level, radiation particles can still induce soft errors in electronic systems. On one hand, processor-based system are commonly used in a wide variety of applications, including safety-critical and high availability missions, e.g., in the automotive, biomedical and aerospace domains. In these fields, an error may produce catastrophic consequences. Thus, dependability is a primary target that must be achieved taking into account tight constraints in terms of cost, performance, power and time to market. With standards and regulations (e.g., ISO-26262, DO-254, IEC-61508) clearly specify the targets to be achieved and the methods to prove their achievement, techniques working at system level are particularly attracting. On the other hand, Field Programmable Gate Array (FPGA) devices are becoming more and more attractive, also in safety- and mission-critical applications due to the high performance, low power consumption and the flexibility for reconfiguration they provide. Two types of FPGAs are commonly used, based on their configuration memory cell technology, i.e., SRAM-based and Flash-based FPGA. For SRAM-based FPGAs, the SRAM cells of the configuration memory highly susceptible to radiation induced effects which can leads to system failure; and for Flash-based FPGAs, even though their non-volatile configuration memory cells are almost immune to Single Event Upsets induced by energetic particles, the floating gate switches and the logic cells in the configuration tiles can still suffer from Single Event Effects when hit by an highly charged particle. So analysis and mitigation techniques for Single Event Effects on FPGAs are becoming increasingly important in the design flow especially when reliability is one of the main requirements.
Los estilos APA, Harvard, Vancouver, ISO, etc.

Capítulos de libros sobre el tema "Flash-based FPGA"

1

Tambara, Lucas A., Marcelo S. Lubaszewski, Tiago R. Balen, Paolo Rech, Fernanda L. Kastensmidt y Christopher Frost. "Neutron-Induced Single Event Effect in Mixed-Signal Flash-Based FPGA". En FPGAs and Parallel Architectures for Aerospace Applications, 201–16. Cham: Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-14352-1_14.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
2

Baofeng, Zhang, Zhang Suhao, Zhu Junchao y Li Xinzhi. "Study for System Bootloader Based on DSP and FPGA Shared Flash". En Proceedings of the 2012 International Conference on Communication, Electronics and Automation Engineering, 1263–68. Berlin, Heidelberg: Springer Berlin Heidelberg, 2013. http://dx.doi.org/10.1007/978-3-642-31698-2_178.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
3

Wang, Jih-Jong, Nadia Rezzak, Durwyn DSilva, Chang-Kai Huang, Stephen Varela, Victor Nguyen, Gregory Bakker, John McCollum, Frank Hawley y Esmat Hamdy. "Radiation Effects in 65 nm Flash-Based Field Programmable Gate Array". En FPGAs and Parallel Architectures for Aerospace Applications, 155–74. Cham: Springer International Publishing, 2016. http://dx.doi.org/10.1007/978-3-319-14352-1_11.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
4

Sterpone, Luca y Boyang Du. "SET-PAR: Place and Route Tools for the Mitigation of Single Event Transients on Flash-Based FPGAs". En Lecture Notes in Computer Science, 129–40. Cham: Springer International Publishing, 2015. http://dx.doi.org/10.1007/978-3-319-16214-0_11.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
5

"Design and implementation of SPI flash controller based on Xilinx FPGA". En Electronic Engineering and Information Science, 43–46. CRC Press, 2015. http://dx.doi.org/10.1201/b18471-10.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
6

Rajagopalan, Sundararaman, Siva Janakiraman y Amirtharajan Rengarajan. "Medical Image Encryption". En Medical Data Security for Bioengineers, 278–304. IGI Global, 2019. http://dx.doi.org/10.4018/978-1-5225-7952-6.ch014.

Texto completo
Resumen
The healthcare industry has been facing a lot of challenges in securing electronic health records (EHR). Medical images have found a noteworthy position for diagnosis leading to therapeutic requirements. Millions of medical images of various modalities are generally safeguarded through software-based encryption. DICOM format is a widely used medical image type. In this chapter, DICOM image encryption implemented on cyclone FPGA and ARM microcontroller platforms is discussed. The methodology includes logistic map, DNA coding, and LFSR towards a balanced confusion – diffusion processes for encrypting 8-bit depth 256 × 256 resolution of DICOM images. For FPGA realization of this algorithm, the concurrency feature has been utilized by simultaneous processing of 128 × 128 pixel blocks which yielded a throughput of 79.4375 Mbps. Noticeably, the ARM controller which replicated this approach through sequential embedded “C” code took 1248 bytes in flash code memory and Cyclone IV FPGA consumed 21,870 logic elements for implementing the proposed encryption scheme with 50 MHz operating clock.
Los estilos APA, Harvard, Vancouver, ISO, etc.
7

Rajagopalan, Sundararaman, Siva Janakiraman y Amirtharajan Rengarajan. "Medical Image Encryption". En Research Anthology on Artificial Intelligence Applications in Security, 269–93. IGI Global, 2021. http://dx.doi.org/10.4018/978-1-7998-7705-9.ch013.

Texto completo
Resumen
The healthcare industry has been facing a lot of challenges in securing electronic health records (EHR). Medical images have found a noteworthy position for diagnosis leading to therapeutic requirements. Millions of medical images of various modalities are generally safeguarded through software-based encryption. DICOM format is a widely used medical image type. In this chapter, DICOM image encryption implemented on cyclone FPGA and ARM microcontroller platforms is discussed. The methodology includes logistic map, DNA coding, and LFSR towards a balanced confusion – diffusion processes for encrypting 8-bit depth 256 × 256 resolution of DICOM images. For FPGA realization of this algorithm, the concurrency feature has been utilized by simultaneous processing of 128 × 128 pixel blocks which yielded a throughput of 79.4375 Mbps. Noticeably, the ARM controller which replicated this approach through sequential embedded “C” code took 1248 bytes in flash code memory and Cyclone IV FPGA consumed 21,870 logic elements for implementing the proposed encryption scheme with 50 MHz operating clock.
Los estilos APA, Harvard, Vancouver, ISO, etc.
8

Rajagopalan, Sundararaman, Siva Janakiraman y Amirtharajan Rengarajan. "Medical Image Encryption". En Research Anthology on Artificial Intelligence Applications in Security, 269–93. IGI Global, 2021. http://dx.doi.org/10.4018/978-1-7998-7705-9.ch013.

Texto completo
Resumen
The healthcare industry has been facing a lot of challenges in securing electronic health records (EHR). Medical images have found a noteworthy position for diagnosis leading to therapeutic requirements. Millions of medical images of various modalities are generally safeguarded through software-based encryption. DICOM format is a widely used medical image type. In this chapter, DICOM image encryption implemented on cyclone FPGA and ARM microcontroller platforms is discussed. The methodology includes logistic map, DNA coding, and LFSR towards a balanced confusion – diffusion processes for encrypting 8-bit depth 256 × 256 resolution of DICOM images. For FPGA realization of this algorithm, the concurrency feature has been utilized by simultaneous processing of 128 × 128 pixel blocks which yielded a throughput of 79.4375 Mbps. Noticeably, the ARM controller which replicated this approach through sequential embedded “C” code took 1248 bytes in flash code memory and Cyclone IV FPGA consumed 21,870 logic elements for implementing the proposed encryption scheme with 50 MHz operating clock.
Los estilos APA, Harvard, Vancouver, ISO, etc.

Actas de conferencias sobre el tema "Flash-based FPGA"

1

Zhou, Guoqing, Jinlong Chen, Pengyun Chen, Xiang Zhou, Wei Huang, Lieping Zhang y Jiandong Wei. "FPGA-Based Image Storage in Flash Lidar". En 2018 5th International Conference on Information Science and Control Engineering (ICISCE). IEEE, 2018. http://dx.doi.org/10.1109/icisce.2018.00057.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
2

Qin, Qin, Bing Lu y Xin Wang. "NOR Flash test system based on FPGA". En DSIT 2021: 2021 4th International Conference on Data Science and Information Technology. New York, NY, USA: ACM, 2021. http://dx.doi.org/10.1145/3478905.3478961.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
3

Yu, Xiuli y Bingqi Li. "Simulation SPI+FLASH system based on FPGA". En 2019 6th International Conference on Systems and Informatics (ICSAI). IEEE, 2019. http://dx.doi.org/10.1109/icsai48974.2019.9010251.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
4

Mubing Li, Min Xie, Guoman Liu y Xiaochao Liu. "A SPI FLASH-based FPGA dynamic reconfiguration method". En 2013 IEEE International Conference on Microwave Technology & Computational Electromagnetics (ICMTCE). IEEE, 2013. http://dx.doi.org/10.1109/icmtce.2013.6812490.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
5

Wu, Guohui, Yongjie Hu y Jian Wu. "NAND Flash Bad Block Management Research Based On FPGA". En 2015 International conference on Applied Science and Engineering Innovation. Paris, France: Atlantis Press, 2015. http://dx.doi.org/10.2991/asei-15.2015.33.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
6

Abusultan, Monther y Sunil P. Khatri. "Exploring static and dynamic flash-based FPGA design topologies". En 2016 IEEE 34th International Conference on Computer Design (ICCD). IEEE, 2016. http://dx.doi.org/10.1109/iccd.2016.7753317.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
7

Jia, James Yingbo, Pavan Singaraju, Fethi Dhaoui, Rich Newell, Patty Liu, Habtom Micael, Michael Traas et al. "Performance and reliability of a 65nm Flash based FPGA". En 2012 IEEE 11th International Conference on Solid-State and Integrated Circuit Technology (ICSICT). IEEE, 2012. http://dx.doi.org/10.1109/icsict.2012.6466679.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
8

Szewinski, Jaroslaw, Piotr Pucyk, Wojciech Jalmuzna, Przemyslaw Fafara, Marcin Pieciukiewicz, Ryszard Romaniuk y Krzysztof T. Pozniak. "Embedded system in FPGA-based LLRF controller for FLASH". En SPIE Proceedings, editado por Ryszard S. Romaniuk. SPIE, 2006. http://dx.doi.org/10.1117/12.714521.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
9

Lavenier, Dominique, Liu Xinchun y Gilles Georges. "Seed-based genomic sequence comparison using a FPGA/FLASH accelerator". En 2006 IEEE International Conference on Field Programmable Technology. IEEE, 2006. http://dx.doi.org/10.1109/fpt.2006.270389.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
10

Han, Kyung Joon, Martin Stiftinger, Ronald Kakoschke, Nigel Chan, Sungrae Kim, Ben Leung, Volker Hecht et al. "A Novel Flash-based FPGA Technology with Deep Trench Isolation". En 2007 22nd IEEE Non-Volatile Semiconductor Memory Workshop. IEEE, 2007. http://dx.doi.org/10.1109/nvsmw.2007.4290569.

Texto completo
Los estilos APA, Harvard, Vancouver, ISO, etc.
Ofrecemos descuentos en todos los planes premium para autores cuyas obras están incluidas en selecciones literarias temáticas. ¡Contáctenos para obtener un código promocional único!

Pasar a la bibliografía