Tesis sobre el tema "Charge storage memory"
Crea una cita precisa en los estilos APA, MLA, Chicago, Harvard y otros
Consulte los 26 mejores tesis para su investigación sobre el tema "Charge storage memory".
Junto a cada fuente en la lista de referencias hay un botón "Agregar a la bibliografía". Pulsa este botón, y generaremos automáticamente la referencia bibliográfica para la obra elegida en el estilo de cita que necesites: APA, MLA, Harvard, Vancouver, Chicago, etc.
También puede descargar el texto completo de la publicación académica en formato pdf y leer en línea su resumen siempre que esté disponible en los metadatos.
Explore tesis sobre una amplia variedad de disciplinas y organice su bibliografía correctamente.
Lee, Yung-Huei. "Dual-carrier charge transport and damage formation of LPCVD nitride for nonvolatile memory devices /". The Ohio State University, 1986. http://rave.ohiolink.edu/etdc/view?acc_num=osu1487322984316841.
Texto completoHetherington, Dale Laird. "III-V compound semiconductor integrated charge storage structures for dynamic and non-volatile memory elements". Diss., The University of Arizona, 1992. http://hdl.handle.net/10150/186112.
Texto completoMazoyer, Pascale. "Analyse et caractérisation des mécanismes de perte de charge relatifs aux diélectriques multicouches du point mémoire EPROM". Université Joseph Fourier (Grenoble), 1994. http://www.theses.fr/1994GRE10009.
Texto completoHabhab, Radouane. "Optimisation d'architectures mémoires non-volatiles à piégeage de charges pour les applications microcontrôleur et mémoire autonome". Electronic Thesis or Diss., Université Côte d'Azur, 2023. http://www.theses.fr/2023COAZ4102.
Texto completoThe aim of this thesis work is to evaluate the performance in programming/cycling/retention of a SONOS memory cell based on a highly innovative split-gate architecture developed by STMicroelectronics, the eSTM™ (embedded Select in Trench Memory). Firstly, we explain the realization of this SONOS memory, which is based on a process step modification of the floating gate eSTM™ memory, with this modification carried out without additional cost.Secondly, we investigate the most efficient program and erase mechanisms for this memory, which also leads us to propose a new SONOS memory architecture. Thirdly, we electrically characterize the P/E activations of the SONOS eSTM™ cell for the two available architectures: dual gate and overlap. For dual gate memory, both memory cells on either side of the selection transistor have their own "ONO/control gate" stack. For overlap memory, the ONO layer is common to both memory cells. Even though this layer is shared, the information storage in ONO is localized only under the relevant control gate due to the discrete nature of charge trapping. The mechanism implemented for write and erase operations is carrier hot injection, and we detail the optimization of biases (different for the two available architectures) of the drain and select gate, which define the written and erased threshold voltages. We then perform endurance tests up to one million cycles for both architectures. Finally, we conduct a study on retention and charge pumping to assess the oxide quality at the interface of our cells. In a fourth phase, we seek to better understand the operation of the memory transistor and the variability of eSTM™ using TCAD simulations and electrical measurements on structures with various geometries
Srowik, Rico. "Modellierung von Transistoren mit lokaler Ladungsspeicherung für den Entwurf von Flash-Speichern". Doctoral thesis, Technische Universität Dresden, 2007. https://tud.qucosa.de/id/qucosa%3A24067.
Texto completoIn this work, memory transistors with an oxide-nitride-oxide trapping-layer and local charge storage, which are used for non-volatile information storage, are examined. Characteristic for these transistors is an independent and separated storage of information by charge packages, located at both sides of the transistor channel, in the insulation layer. The physical backgrounds for reading, programming and erasing the memory transistors are discussed, and basic algorithms are shown for implementing these operations on a typical memory array architecture. For standard MOS-transistors a short channel threshold model is derived and solved analytically. By using these model equations, the known short channel effects are considered. Further, a model for calculating the drain current of short channel transistors in the subthreshold operation region is derived. This model is used to show the increase of drain-source leakage currents in short channel transistors. By extending the standard MOS-transistor threshold voltage model for local charge storage in the insulation layers, the derivation of a threshold voltage model for oxide-nitride-oxide transistors with local charge storage is enabled. This model permits the quantitative and qualitative discussion of the increase in threshold voltage caused by local injection of charges during programming. Furthermore, with this model, the separation of the information, which are stored at both sides of the transistor channel, in the read-out operation is explained qualitatively, and the bit separation is calculated dependent on the drain voltage. For long channel memory transistors an analytical approximation of the threshold voltage model is given, whereas the short channel behaviour can be determined by solving the model equation numerically. For long channel memory transistors, a subthreshold model for calculating the drain current is derived. This model shows the increase in leakage current of programmed memory transistors in comparision to standard MOS-transistors. The root cause of this effect, the reduced subthreshold swing of transistors in the programmed state, is analysed. The application of the derived model equations for the development of flash memories is demonstrated with some practical examples.
Srowik, Rico. "Modellierung von Transistoren mit lokaler Ladungsspeicherung für den Entwurf von Flash-Speichern". Doctoral thesis, Saechsische Landesbibliothek- Staats- und Universitaetsbibliothek Dresden, 2008. http://nbn-resolving.de/urn:nbn:de:bsz:14-ds-1206006642261-96038.
Texto completoIn this work, memory transistors with an oxide-nitride-oxide trapping-layer and local charge storage, which are used for non-volatile information storage, are examined. Characteristic for these transistors is an independent and separated storage of information by charge packages, located at both sides of the transistor channel, in the insulation layer. The physical backgrounds for reading, programming and erasing the memory transistors are discussed, and basic algorithms are shown for implementing these operations on a typical memory array architecture. For standard MOS-transistors a short channel threshold model is derived and solved analytically. By using these model equations, the known short channel effects are considered. Further, a model for calculating the drain current of short channel transistors in the subthreshold operation region is derived. This model is used to show the increase of drain-source leakage currents in short channel transistors. By extending the standard MOS-transistor threshold voltage model for local charge storage in the insulation layers, the derivation of a threshold voltage model for oxide-nitride-oxide transistors with local charge storage is enabled. This model permits the quantitative and qualitative discussion of the increase in threshold voltage caused by local injection of charges during programming. Furthermore, with this model, the separation of the information, which are stored at both sides of the transistor channel, in the read-out operation is explained qualitatively, and the bit separation is calculated dependent on the drain voltage. For long channel memory transistors an analytical approximation of the threshold voltage model is given, whereas the short channel behaviour can be determined by solving the model equation numerically. For long channel memory transistors, a subthreshold model for calculating the drain current is derived. This model shows the increase in leakage current of programmed memory transistors in comparision to standard MOS-transistors. The root cause of this effect, the reduced subthreshold swing of transistors in the programmed state, is analysed. The application of the derived model equations for the development of flash memories is demonstrated with some practical examples
Seong, Nak Hee. "A reliable, secure phase-change memory as a main memory". Diss., Georgia Institute of Technology, 2012. http://hdl.handle.net/1853/50123.
Texto completoBarclay, Martin Jared. "Electrical switching properties of ternary and layered chalcogenide phase-change memory devices". [Boise, Idaho] : Boise State University, 2009. http://scholarworks.boisestate.edu/td/67/.
Texto completoGao, Shen. "Transaction logging and recovery on phase-change memory". HKBU Institutional Repository, 2013. http://repository.hkbu.edu.hk/etd_ra/1549.
Texto completoBalasubramanian, Mahesh. "Phase change memory : array development and sensing circuits using delta-sigma modulation /". [Boise, Idaho] : Boise State University, 2009. http://scholarworks.boisestate.edu/td/44/.
Texto completoLu, Chih-Yuan. "Group III-selenides : new silicon compatible semiconducting materials for phase change memory applications /". Thesis, Connect to this title online; UW restricted, 2007. http://hdl.handle.net/1773/10610.
Texto completoMelul, Franck. "Développement d'une nouvelle génération de point mémoire de type EEPROM pour les applications à forte densité d'intégration". Electronic Thesis or Diss., Aix-Marseille, 2022. http://www.theses.fr/2022AIXM0266.
Texto completoThe objective of this thesis was to develop a new generation of EEPROM memory for high reliability and high density applications. First, an innovative memory cell developed by STMicroelectronics - eSTM (Split-gate charge storage memory with buried vertical selection transistor) - was studied as a reference cell. In a second part, to improve the reliability of the eSTM cell and to allow a more aggressive miniaturization of the EEPROM cell, a new memory architecture has been proposed: the BitErasable cell. It showed an excellent reliability and allowed to bring elements of under-standing on the degradation mechanisms present in these memory devices with buried selection transistor. This new architecture also offers the possibility to individually erase cells in a memory array: bit by bit. Aware of the great interest of bit-by-bit erasing, a new erasing mechanism by hot hole injection has been proposed for the eSTM cell. It has shown performances and a level of reliability perfectly compatible with the industrial requirements of Flash-NOR applications
GABARDI, SILVIA. "First principles simulations of phase change materials for data storage". Doctoral thesis, Università degli Studi di Milano-Bicocca, 2015. http://hdl.handle.net/10281/76292.
Texto completoPhase change materials based on chalcogenide alloys are of great technological importance because of their use in optical data storage devices (DVDs) and electronic non-volatile memories of new concept, the Phase Change Memory cell (PCM). These applications rely on a fast (50 ns) and reversible change between the crystalline and the amorphous phases upon heating. The two phases correspond to the two states of the memory that can be discriminated thanks to a large difference in their optical and electronic properties. Although Ge2Sb2Te5 (GST) is the compound presently used as active layer in PCMs, alternative materials with a higher crystallization temperature are under scrutiny in order to increase the thermal stability of the PCM devices. In this respect, we analysed, by means of ab-initio molecular dynamics simulations, different high crystallization temperature alloys with composition In3Sb1Te2, In13Sb11Te3 and Ga4Sb6Te3, which have been experimentally proposed as substitute of GST. However, the structural properties and the microscopical reason of the high thermal stability of the amorphous phases of these compounds is still unclear. We, thus, generated models of the amorphous phase of few hundreds of atoms by quenching from the melt in few hundreds of ps aiming at finding out a relation between the structural properties of the amorphous phase and the high crystallization temperature of these alloys. The topology of our amorphous models turned out to be mostly tetrahedral which differs from the octahedral-like geometry of the crystalline phases. The presence of tetrahedral structures in the amorphous which are absent in the crystalline phase, probably hinders the crystallization process resulting in a higher crystallization temperature with respect to GST which display a mostly octahedral-like structures in both amorphous and the crystalline phase. In the second part of this work we addressed the issue of the resistance drift phenomenon, which consists of an increase of the electrical resistance of the amorphous phase with time. This effect is detrimental in PCMs since it changes the electrical characteristics of the devices. This process is believed to be due to an aging of the amorphous phase which modifies during time the defect states in the proximity of the valence and conduction band edges which control the electrical conductivity. The microscopic origin of the structural relaxations leading to the drift is still unknown. To address this problem, we generated large models (about two thousand atoms) of amorphous GeTe by quenching from the melt in 100 ps with classical molecular dynamics simulations by using a neural-network potential. Once relaxed by first principles, the models showed the presence of several in-gap states localized on chains of Ge atoms. After an annealing at 500 K, performed to accelerate the drift process, Ge chains and homopolar Ge-Ge bonds reduce in number resulting in a band gap widening and a reduction of the Urbach tails at the band edges which can account for the increase of the resistance. We thus propose that the resistance drift originates from structural relaxations leading to the removal of Ge chains.
Ramzan, Muhammad. "Structural, Electronic and Mechanical Properties of Advanced Functional Materials". Doctoral thesis, Uppsala universitet, Materialteori, 2013. http://urn.kb.se/resolve?urn=urn:nbn:se:uu:diva-205243.
Texto completoBruneau, Jean Michel. "Étude et réalisation de disques optiques ré-inscriptibles à changement de phase". Université Joseph Fourier (Grenoble ; 1971-2015), 1998. http://www.theses.fr/1998GRE10050.
Texto completoWang, Yu. "Uniform and localized charge-trapping in SONOS nonvolatile memory devices /". Diss., 2005. http://gateway.proquest.com/openurl?url_ver=Z39.88-2004&rft_val_fmt=info:ofi/fmt:kev:mtx:dissertation&res_dat=xri:pqdiss&rft_dat=xri:pqdiss:3167086.
Texto completoChen, Yung-chuan y 陳勇全. "The studey of nanocrystal memory with different charge storage layers". Thesis, 2010. http://ndltd.ncl.edu.tw/handle/10828959067211428683.
Texto completo國立臺灣科技大學
工程技術研究所
98
Recently, the conventional floating gate memory faces a challenge of scaling down, such as the thinner tunneling oxide suffers from leakage path generation easily after a long duration operation. Therefore, nanocrystal (NC) structure with distributed storage elements was proposed as the next generation structure for nonvolatile memory devices. The nickel film as a charge storage layer for nanocrystal memory was prepared by sputtering method. Device sample subjected to 900℃ annealing for 3min in N2 atmosphere exhibited a significant hysteresis memory window shift of 2.37V and charge density of 7.36×1011cm-2 after 10V voltage sweep. It was also found a memory window shift about 1.06V and the charge loss about 25.35% in the sample after 104sec retention time at a 5V voltage stress. The leakage current obtained from the I-V measurement was 0.439A/cm2 at the gate voltage of -20V. XPS analysis indicated that annealing induced the nickel diffusion to blockage layer and fromed intermetallic compound of Al3Ni. Tin was the other novel element to be used as the charge storage layer for nonvolatile memory. In this study, the tin layer was deposited by sputtering. Device sample subjected to 140℃ annealing for 30min in Ar atmosphere exhibited a significant hysteresis memory window shift of 1.46V and the charge density of 3.10×1011cm-2 after 8V voltage sweep. Under the retention tests, the memory window became 0.81V and the charge loss rate was 38.17% after suffering a 5V stress for 104sec. The leakage current density obtained from the J-E measurement was 1.11×10-2A/cm2 at the gate voltage of -20V. From the result of XPS, it is evident that tin did not diffuse to the blockage layer and existed as SnO in nanocrystal memory.
Chen, Jau-Nan y 陳昭男. "A study of SONOS-Type Flash Memory Using High-k Charge Storage Layers". Thesis, 2005. http://ndltd.ncl.edu.tw/handle/56813414162357367319.
Texto completoTsai, Wen-Jer y 蔡文哲. "Investigation of Reliability Issues in a Nitride-Based Localized Charge Storage Flash Memory Cell". Thesis, 2005. http://ndltd.ncl.edu.tw/handle/m48b7b.
Texto completo國立交通大學
電子工程系所
93
Reliability issues in a trapping nitride, localized charge storage flash memory cell are comprehensively investigated in this dissertation. Though the use of a thick bottom oxide and trapping storage concept provides excellent intrinsic charge retention, data loss is found after program/erase (P/E) cycling. Our study shows that trap generation in the bottom oxide during P/E cycling plays a central role. Vt loss in a program-state cell is due to the escape of trapped electrons in the nitride via Frenkel-Poole emission and subsequent oxide trap-assisted tunneling. Interface state annihilation during high-temperature baking would be another source of the observed Vt loss. Vt drift-up in an erase-state cell is the outcome of the tunnel detrapping of cycling-induced positive oxide charges. Furthermore, these positive oxide charges could enhance channel electron tunnel injection and channel-hot-electron injection into the nitride during read operation and thus cause read disturb. Stress-induced interface state growth and transient substrate current are good indicators of cell’s retentivity. All the above regard the charge transport along the vertical direction. On the other hand, lateral migration of excess holes in the trapping nitride dominates the Vt loss in an over-erased cell. Finally, erase speed degradation is studied. It is found that neighboring junction bias would suppress the hot-hole injection efficiency in a nearly punch-through cell. Besides, a cell is hard-to-erase if more electrons reside in the central channel region. Those far electrons are prone to be injected as its neighboring bit is programmed or after P/E cycling.
Lin, Hsiao-Yi y 林曉宜. "Data Pattern Effects on Trapped Charge Lateral Transport in Nitride Trap Storage Flash Memory". Thesis, 2017. http://ndltd.ncl.edu.tw/handle/7ydptj.
Texto completo國立交通大學
電子研究所
106
In this work, we look into the nitride trapped charge lateral transport in a SONOS cell using a novel random telegraph noise method. The exponential dependence of the random telegraph noise time constant on the local channel potential change is utilized to probe the nitride trapped charge lateral movement. The electric field and temperature dependence of charge lateral transport are analyzed by applying various drain voltages and different bake temperatures to a SONOS cell. We compare our measurement results to different charge transport mechanisms and find thermally assisted trap-to-band tunneling to be the main mechanism of trapped charge lateral transport. Furthermore, the data pattern effect on nitride trapped charge lateral migration in single SONOS cell is investigated using random telegraph noise method and other monitors. The more evident Vth loss in certain stored data pattern is attributed to trapped hole lateral migration in the shared nitride trapping layer.
Ping-Hung, Yeh. "Investigations on the Metal and Metal-Silicide Nanodots as Charge Storage Nodes for Nonvolatile Memory Devices". 2006. http://www.cetd.com.tw/ec/thesisdetail.aspx?etdun=U0016-1303200709275388.
Texto completoYeh, Ping-Hung y 葉炳宏. "Investigations on the Metal and Metal-Silicide Nanodots as Charge Storage Nodes for Nonvolatile Memory Devices". Thesis, 2006. http://ndltd.ncl.edu.tw/handle/81690509128002628882.
Texto completo國立清華大學
材料科學工程學系
94
The nanocrystals embedded in memory devices as charge storage nodes, instead of typical semiconductor floating gate, can effectively solve the issue of data losing due to the leaky paths present in the tunneling oxide. All stored charges are not easily lost through the few leaky paths, since the charges are stored in discretely distributed nanocrystals. The specific charges stored in the nanocrystals nearby a leaky path will just flow away, but others are maintained in the independent nanocrystals. Thus, memory function can be effectively retained. In this thesis, the Ni, Co, NiSi2 and CoSi2 nanocrystals have been fabricated as the charge storage nodes for nonvolatile memory. The fabrication temperature of the Ni and Co nanocrystals is 500 °C. On the other hand, the NiSi2 and CoSi2 nanocrystals are formed during thermal oxidation of a-Si/Ni and a-Si/Co structures at 900 °C. The most important advantage using the metal nanocrystals over their semiconductor counterparts is that the metal nanocrystals do not bear a voltage drop from gate voltage. The characteristic means that all the voltages provided from control gate are dropped to tunnel oxide and control oxide. The operating voltages of the memory devices with conventional floating gate and semiconductor nanocrystals embedded in SiO2 are about 7 V and 5 V, respectively. The metal nanocrystals embedded in the different dielectrics were also studied. By changing the dielectric, the lower operating voltage can be obtained.
Zhou, Kai-Ran y 周凱然. "Effects of Charge Storage Sites on the Characteristics of Organic Field Effect Transistor Type Memory Devices". Thesis, 2013. http://ndltd.ncl.edu.tw/handle/64120618521141257324.
Texto completo國立臺灣大學
化學工程學研究所
101
Organic filed-effect transistors (OFETs) type memories are especially attractive recently in organic nonvolatile memory devices, due to their advantages of low cost, flexibility, solution processes, non-destructive read-out and architectural compatibility with integrated circuits composed of OFETs. According to the charge storage mechanisms, OFET memory devices can be classified into three types: (i) floating gate memory, (ii) polymer electrets memory, (iii) ferroelectric memory. Among the OFET memories, the floating-gate type memories can potentially be applied to novel device application areas, owing to the charge storage sites can be easily controlled and tuned by varying the size, density and work functions of nanoparticle or nanocrystal species. In this thesis, we explored the OFET memory with three types of charge trapping sites of (1) metal and semiconductor nanocomposites and (2) small molecules, (3) inorganic materials to realize the influence on the characteristics of the memory devices. Organic Nonvolatile Field-Effect Transistor Memory Devices Based on Hybrid Film Composed of Poly(9,9-dioctyl-fluorene-co-bithiophene) and Gold Nanoparticle/Zinc Oxide Nanorod Composites (Chapter 2): We have prepared the OFET memory based on the hybrid layer which was composed of the active layer, poly (9, 9-dioctylfluorene-co-bithiophene) (F8T2), and the charge trapping sites (gold/zinc oxide nanocomposites, Au/ZnO NCs). The effects of Au/ZnO NCs on the electrical memory characteristics of devices were investigated by varied the additions of Au/ZnO NCs. The Au/ZnO NCs primarily dominated the electrons trapping effect in memory behaviors. Moreover, to evaluate the contributions of gold nanoparticles (Au NPs) and zinc oxide nanorods (ZnO NRs) in the Au/ZnO NCs, we also fabricated the devices with gold Au NPs and ZnO NRs, respectively. In Au/ZnO NCs, the ability of electron trapping was caused from Au NPs, while ZnO NRs preferred to be a role of transmitter which helped electron easily transferred and showed a minor effect on memory property. Thus, the memory window of Au/ZnO NCs devices (67.67 V) was larger than that of Au NPs devices (42.84 V) with one and half times. The retention time test of the devices with F8T2/(Au/ZnO NCs) hybrid layer showed the on/off current ratio (Ion/Ioff) of around 102 at least 104 s and the devices could be operated over than 100 cycles with Ion/Ioff of 102 in write-read-erase-read (WRER) cycles test. This device based on Au/ZnO NCs could have potential for the applications of OFET memories. Organic Nonvolatile Field-Effect Transistor Memory Devices Based on Blending Layer Consisted of Poly (methyl methacrylate) and Small Molecules (Chapter 3): We have demonstrated OFET memory devices based on pentacene with the charge trapping layer consisted of poly (methyl methacrylate) (PMMA) and small molecules. The small molecules served as the charge storage sites (floating gate), including tetracyanoquinodimethane (TCNQ) and 2,3,5,6-tetrafluoro-7,7,8,8-tetracyanoquinodimethane (F4TCNQ) for comparison of the electrical characteristics between them. The devices had significant memory characteristics based on TCNQ, including large memory window of 52.5 V, could be operated over than 100 cycles with high on/off ratio of 103 in WRER cycles test, the retention time test could maintain on/off ratio of 102 at least 104 s. There were no significant memory characteristics of the devices based on F4TCNQ, such as small memory window and the on/off states couldn’t be clearly distinguished. The possible reason for the difference between the two species of small molecules was the energy level. However, the devices based on TCNQ could be potentially applied to OFET memories. Organic Nonvolatile Field-Effect Transistor Memory Devices Based on Blending Layer Consisted of Poly (methacrylic acid) and Zinc Oxide (Chapter 4): We have fabricated OFET memory devices based on pentacene with the charge trapping layer composed of poly (methacrylic acid) (PMAA) and zinc oxide (ZnO). The ZnO was used to as the charge storage sites, including ZnO nanoparticles (NPs) and nanorods (NRs) for comparison of the electrical properties between them. The ZnO NRs were synthesized from ZnO NPs. The devices with ZnO NRs showed larger memory windows (60.26 V) than that with ZnO NPs (49.05 V). In retention time test, the devices showed current on/off ratio of around 103 and 102 for ZnO NPs and NRs at least 104 s, respectively. In WRER cycles test, the devices based on ZnO could be operated over than 100 cycles with on/off ratio of around 103. The possible reason for the difference between ZnO NPs and NRs were the size and configuration of them. The devices based on ZnO showed the potential applications for OFET memories.
Teo, L. W., Van Tai Ho, M. S. Tay, Y. Lei, Wee Kiong Choi, Wai Kin Chim, Dimitri A. Antoniadis y Eugene A. Fitzgerald. "Charge Storage Mechanism and Size Control of Germanium Nanocrystals in a Tri-layer Insulator Structure of a MIS Memory Device". 2003. http://hdl.handle.net/1721.1/3712.
Texto completoSingapore-MIT Alliance (SMA)
Teo, L. W., Van Tai Ho, M. S. Tay, Wee Kiong Choi, Wai Kin Chim, Dimitri A. Antoniadis y Eugene A. Fitzgerald. "Dependence of nanocrystal formation and charge storage/retention performance of a tri-layer memory structure on germanium concentration and tunnel oxide thickness". 2003. http://hdl.handle.net/1721.1/3799.
Texto completoSingapore-MIT Alliance (SMA)
Isen, Ciji. "The use of memory state knowledge to improve computer memory system organization". Thesis, 2011. http://hdl.handle.net/2152/ETD-UT-2011-05-3569.
Texto completotext