Books on the topic 'Processor Architectures'

To see the other types of publications on this topic, follow the link: Processor Architectures.

Create a spot-on reference in APA, MLA, Chicago, Harvard, and other styles

Select a source type:

Consult the top 50 books for your research on the topic 'Processor Architectures.'

Next to every source in the list of references, there is an 'Add to bibliography' button. Press on it, and we will generate automatically the bibliographic reference to the chosen work in the citation style you need: APA, MLA, Harvard, Chicago, Vancouver, etc.

You can also download the full text of the academic publication as pdf and read online its abstract whenever available in the metadata.

Browse books on a wide variety of disciplines and organise your bibliography correctly.

1

Fountain, T. J. Processor arrays: Architectures and applications. London: Academic Press, 1987.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
2

1965-, Lapsley Phil, ed. DSP processor fundamentals: Architectures and features. New York: IEEE Press, 1997.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
3

Endecott, Philip Brian. Processor architectures for power efficiency and asynchronous implementation. Manchester: University of Manchester, 1993.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
4

United States. National Aeronautics and Space Administration., ed. Periodic application of concurrent error detection in processor array architectures. [Urbana, IL]: Center for Reliable and High-Performance Computing, Coordinated Science Laboratory, College of Engineering, University of Illinois at Urbana-Champaign, 1993.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
5

Johnson, Sally C. Evaluation of fault-tolerant parallel-processor architectures over long space missions. Hampton, Va: Langley Research Center, 1989.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
6

Farooq, Umer. Tree-based Heterogeneous FPGA Architectures: Application Specific Exploration and Optimization. New York, NY: Springer New York, 2012.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
7

Zatt, Bruno. 3D Video Coding for Embedded Devices: Energy Efficient Algorithms and Architectures. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
8

United States. National Aeronautics and Space Administration., ed. Processor-In-Memory (PIM) based architectures for petaflops potential massively parallel processing: Final report, NASA grant NAG 5-2998. [Washington, DC: National Aeronautics and Space Administration, 1996.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
9

United States. National Aeronautics and Space Administration., ed. Processor-In-Memory (PIM) based architectures for petaflops potential massively parallel processing: Final report, NASA grant NAG 5-2998. [Washington, DC: National Aeronautics and Space Administration, 1996.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
10

United States. National Aeronautics and Space Administration., ed. Processor-In-Memory (PIM) based architectures for petaflops potential massively parallel processing: Final report, NASA grant NAG 5-2998. [Washington, DC: National Aeronautics and Space Administration, 1996.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
11

Kogge, Peter M. Processor-In-Memory (PIM) based architectures for petaflops potential massively parallel processing: Final report, NASA grant NAG 5-2998. [Washington, DC: National Aeronautics and Space Administration, 1996.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
12

Stenström, Per. Transactions on High-Performance Embedded Architectures and Compilers IV. Berlin, Heidelberg: Springer-Verlag GmbH Berlin Heidelberg, 2011.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
13

Ogras, Umit Y. Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures. Dordrecht: Springer Netherlands, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
14

Chen, Mingsong. System-Level Validation: High-Level Modeling and Directed Test Generation Techniques. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
15

Higuera-Toledano, M. Teresa. Self-Organization in Embedded Real-Time Systems. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
16

IFIP TC 2/WG 2.7 Working Conference on Engineering for Human-Computer Interaction (7th 1998 Ērakleion, Greece). Engineering for human-computer interaction: IFIP TC2/TC13 WG2.7/WG13.4 Seventh Working Conference on Engineering for Human-Computer Interaction, September 14-18, 1998, Heraklion, Crete, Greece. Boston, MA: Springer, 1999.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
17

Marković, Dejan. DSP Architecture Design Essentials. Boston, MA: Springer US, 2012.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
18

Hillston, Jane Elizabeth. 7th UK Computer and Telecommunications Performance Engineering Workshop: Edinburgh, 22-23 July 1991. London: Springer London, 1992.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
19

Chadha, Rakesh. An ASIC Low Power Primer: Analysis, Techniques and Specification. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
20

Šilc, Jurij, Borut Robič, and Theo Ungerer. Processor Architecture. Berlin, Heidelberg: Springer Berlin Heidelberg, 1999. http://dx.doi.org/10.1007/978-3-642-58589-0.

Full text
APA, Harvard, Vancouver, ISO, and other styles
21

Fasthuber, Robert. Energy-Efficient Communication Processors: Design and Implementation for Emerging Wireless Systems. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
22

Athanas, Peter. Embedded Systems Design with FPGAs. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
23

Schwaderer, W. David. Introduction to Open Core Protocol: Fastpath to System-on-Chip Design. New York, NY: Springer New York, 2012.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
24

Bhattacharyya, Shuvra S. Handbook of Signal Processing Systems. 2nd ed. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
25

Rixner, Scott. Stream processor architecture. Boston: Kluwer Academic Publishers, 2002.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
26

1954-, Pardalos P. M., and Rajasekaran Sanguthevar, eds. Advances in randomized parallel computing. Dordrecht: Kluwer Academic Publishers, 1999.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
27

Cardoso, João Manuel Paiva. Compilation and Synthesis for Embedded Reconfigurable Systems: An Aspect-Oriented Approach. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
28

Khan, Nauman. Designing TSVs for 3D Integrated Circuits. New York, NY: Springer New York, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
29

Aamodt, Tor M., Wilson Wai Lun Fung, Timothy G. Rogers, and Margaret Martonosi. General-Purpose Graphics Processor Architectures. Morgan & Claypool Publishers, 2018.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
30

Aamodt, Tor M., Wilson Wai Lun Fung, and Timothy G. Rogers. General-Purpose Graphics Processor Architectures. Springer International Publishing AG, 2018.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
31

Aamodt, Tor M., Timothy G. Rogers, Margaret Martonosi, and Wilson Wai Lun. General-Purpose Graphics Processor Architectures. Morgan & Claypool Publishers, 2018.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
32

Swimmer, Sandra. Designing Distributed Multi-Processor Architectures. Crc Pr I Llc, 1993.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
33

Lapsley, Phil, Jeff Bier, Amit Shoham, and Edward A. Lee. DSP Processor Fundamentals: Architectures and Features. Wiley & Sons, Incorporated, John, 2013.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
34

Rousseau, Frédéric, and Liliana Andrade. Multi-Processor System-On-Chip 1: Architectures. Wiley & Sons, Incorporated, John, 2021.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
35

Rousseau, Frédéric, and Liliana Andrade. Multi-Processor System-On-Chip 1: Architectures. Wiley & Sons, Incorporated, John, 2021.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
36

Rousseau, Frédéric, and Liliana Andrade. Multi-Processor System-On-Chip 1: Architectures. Wiley & Sons, Incorporated, John, 2021.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
37

Rousseau, Frédéric, and Liliana Andrade. Multi-Processor System-On-Chip 1: Architectures. Wiley & Sons, Incorporated, John, 2021.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
38

Variation-aware processor architectures with agressive operating margins. 2009.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
39

Deprettere, Ed F., and Stamatis Vassiliadis. Embedded Processor Design Challenges: Systems, Architectures, Modeling, and Simulation - SAMOS. Springer London, Limited, 2003.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
40

Lapsley, Phil, Jeff Bier, Amit Shoham, and Edward A. Lee. DSP Processor Fundamentals : Architectures and Features (IEEE Press Series on Signal Processing). Wiley-IEEE Press, 1997.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
41

Ben-Asher, Yosi. Multicore Programming Using the ParC Language. Springer, 2012.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
42

(Editor), Ed F. Deprettere, Jürgen Teich (Editor), and Stamatis Vassiliadis (Editor), eds. Embedded Processor Design Challenges: Systems, Architectures, Modeling, and Simulation - SAMOS (Lecture Notes in Computer Science). Springer, 2002.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
43

Mehrez, Habib, Umer Farooq, and Zied Marrakchi. Tree-based Heterogeneous FPGA Architectures: Application Specific Exploration and Optimization. Springer, 2014.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
44

Shafique, Muhammad, Bruno Zatt, Jörg Henkel, and Sergio Bampi. 3D Video Coding for Embedded Devices: Energy Efficient Algorithms and Architectures. Springer, 2016.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
45

Nurmi, Jari. Processor Design: System-On-Chip Computing for ASICs and FPGAs. Springer London, Limited, 2007.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
46

Nurmi, Jari. Processor Design: System-on-Chip Computing for ASICs and FPGAs. Springer Netherlands, 2010.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
47

Processor Design: System-On-Chip Computing for ASICs and FPGAs. Springer, 2007.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
48

Stenström, Per. Transactions on High-Performance Embedded Architectures and Compilers IV. Springer, 2012.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
49

Wang, Xingwei, JunJie Wu, and Haibo Chen. Advanced Computer Architecture: 10th Annual Conference, ACA 2014, Shenyang, China, August 23-24, 2014. Proceedings. Springer London, Limited, 2014.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
50

Wu, Junjie, and Lian Li. Advanced Computer Architecture: 11th Conference, ACA 2016, Weihai, China, August 22-23, 2016, Proceedings. Springer Singapore Pte. Limited, 2016.

Find full text
APA, Harvard, Vancouver, ISO, and other styles
We offer discounts on all premium plans for authors whose works are included in thematic literature selections. Contact us to get a unique promo code!

To the bibliography